Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp4856212imm; Tue, 19 Jun 2018 00:39:27 -0700 (PDT) X-Google-Smtp-Source: ADUXVKIs3kqT/BnTlSCCWE4K3T9G65mfInRJbM1UkIOAMSglAm+pBs7eY+piy24+VTlmWIH/iceK X-Received: by 2002:a63:2f04:: with SMTP id v4-v6mr13596303pgv.33.1529393967446; Tue, 19 Jun 2018 00:39:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529393967; cv=none; d=google.com; s=arc-20160816; b=Gz5+GzlCW7zYhx2wyCVEXOLILNnxHcOZ4aN4D3lbYUDEcR+2XqnN6ZJTEiFegYtJ0V yIzpBfZz/utcfBRiRSz6/0NDHd2ftnwhgYvsxM2M7Yat79pIOloxDLS53t23sQNCMeJo KVi+nvv91VzWgJxpyFRyb7oOnsvgDQ0dlJOWMvzZvSG/kmldcxhWRVhDY/Ksc9hoJQ1m 4KmlG55MEoYohcKeLNU1+/BhLC/dv4xaRFi66FNLHaG/mXXXKdmtQkDxUyNLyD3SZU1w 3SlqaKVcfMsVyQUmttWv5UaPCNNMFxQr15i9m5cc5jt+Q7roCP2XHr89Zoxi9bMlGZUo rAog== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=K1bwCm6ZhgydtMzy6OCVDIVnB7nEe3V5k5hIVzmpWBk=; b=lFAO0nKb8ga96ukzcMCcr8dEgfZtx4phJe48HrmnIxh1hF2nW49j5NYSkhClrJFpKS juYkBAUGpF4dRP0XS60jIXDe2JAldOROKRl6T95iohKkttDnU9HPKeMzIvPpMec1r9OP 44VRJrvOR5nXIlbhvE4WvTCqBvbRYIEEP5J6IyUCmuNsLv2io+jOsmtfEribaVe3kY5U 6PgvfF1SBkDPri7o3SG61BT0NmGYhzYbWrXDa1tDannRVFsz4JeinvB5iqLWrdVjzuVv aYt6CK0htQwbOe0fBqI9PGreKaGgK5r7UFCJxPJbDXhKJLG8JIZfv75Ckf3sHoLKDXFW UwwA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id i1-v6si13613475pgq.183.2018.06.19.00.39.13; Tue, 19 Jun 2018 00:39:27 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S966090AbeFSHhM (ORCPT + 99 others); Tue, 19 Jun 2018 03:37:12 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:35632 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S965606AbeFSHfH (ORCPT ); Tue, 19 Jun 2018 03:35:07 -0400 X-UUID: 0cc4c0cb04a741748f6a18da6c826487-20180619 Received: from mtkcas06.mediatek.inc [(172.21.101.30)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1747965590; Tue, 19 Jun 2018 15:35:01 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Tue, 19 Jun 2018 15:34:54 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Tue, 19 Jun 2018 15:34:54 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Rob Herring , "Mark Rutland" , Matthias Brugger , , , , , , , "Stu Hsieh" Subject: [PATCH v6 12/29] drm/mediatek: Update the definition of connection from RDMA1 to DPI0 Date: Tue, 19 Jun 2018 15:34:13 +0800 Message-ID: <1529393670-26862-13-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1529393670-26862-1-git-send-email-stu.hsieh@mediatek.com> References: <1529393670-26862-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch update the definition of connection from RDMA1 to DPI0. Change the term MOUT to SOUT. Signed-off-by: Stu Hsieh --- drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 8 ++++---- 1 file changed, 4 insertions(+), 4 deletions(-) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c index 8bfc0debd2c2..977df8facb79 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c @@ -29,7 +29,7 @@ #define DISP_REG_CONFIG_DISP_COLOR0_SEL_IN 0x084 #define DISP_REG_CONFIG_DISP_COLOR1_SEL_IN 0x088 #define DISP_REG_CONFIG_DPI_SEL_IN 0x0ac -#define DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN 0x0c8 +#define DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN 0x0c8 #define DISP_REG_CONFIG_MMSYS_CG_CON0 0x100 #define DISP_REG_CONFIG_DISP_OVL_MOUT_EN 0x030 @@ -80,7 +80,7 @@ #define COLOR0_SEL_IN_OVL0 0x1 #define OVL1_MOUT_EN_COLOR1 0x1 #define GAMMA_MOUT_EN_RDMA1 0x1 -#define RDMA1_MOUT_DPI0 0x2 +#define RDMA1_SOUT_DPI0 0x2 #define DPI0_SEL_IN_RDMA1 0x1 #define COLOR1_SEL_IN_OVL1 0x1 @@ -156,8 +156,8 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, *addr = DISP_REG_CONFIG_DISP_OD_MOUT_EN; value = OD1_MOUT_EN_RDMA1; } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI0) { - *addr = DISP_REG_CONFIG_DISP_RDMA1_MOUT_EN; - value = RDMA1_MOUT_DPI0; + *addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN; + value = RDMA1_SOUT_DPI0; } else { value = 0; } -- 2.12.5