Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp4857146imm; Tue, 19 Jun 2018 00:40:38 -0700 (PDT) X-Google-Smtp-Source: ADUXVKI7iig1qIkLnYLgRIDmkfQ5149K9lL2SGYgh9kNrsFHYdKahV3uvivuSMHBnR7V/Du7o2YW X-Received: by 2002:a65:5246:: with SMTP id q6-v6mr13767160pgp.152.1529394038560; Tue, 19 Jun 2018 00:40:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529394038; cv=none; d=google.com; s=arc-20160816; b=MsEvNKA0uIWflBb24VbQ/nQQwvG5DM9y2WBafrdKxwS3vZS1M1Tt6IslZRtFGbLd1a j98OHBLtM3EIb4eZ2FyuCjUYajWO75IytGYP8DfYbe8lJs4dXAMWNPMmVorAEXPZoqMO 70QWRllP0loTmh0+TbUfn3mdmKDFbTw3p6aMEf1aU+79zzh/c40sXBWzUcK+vTaBXysT M3GDvUcms8Suhf3eNStj3txd9cisEI8iRN+d8XXX+J2hygfxyA7qsgz28mFtRoH9Axb1 Hew3ss86So464uDCNcqk9ljqDLisHbn0qJPbioRGffrWNxGisrluihuC6JFkTjEF42YH Igag== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=EfvXk4SsA67znlktjuywmlJs+WoGA0b0B6t6oaaWcOE=; b=qOY12B45j956NYqirZaT5RxBP+4x5dwnNVbkugQfa/TrlvNO3YzpxR/M5Gz1/aoBmF Ac2zZ/I7x3AWy/bHi+FGVqGZJexIo7Pm8xXwOuv5HYoruVoDinlRoJDmydiCRJggCh2/ LnN7YMsEs0k0s/LhEhysczjProbgtFl7z4f96h48MJNnuquL23N8Akt2n6BMWkok5/MU 2cXao4tw7GBVCx7qjTRJNsd25UfK6tNwMrfE1whnPPf55YtF4okZbCKM2lHZkl2CW9Fh 8Z/HhLZAqrc88Ys4o7ILQYVntrdsgvDgJ/ktA+clM0bYMhuFUVEKqXqKiflDDW1D65Ti F0DQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u8-v6si15809100pfm.63.2018.06.19.00.40.25; Tue, 19 Jun 2018 00:40:38 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S965994AbeFSHiW (ORCPT + 99 others); Tue, 19 Jun 2018 03:38:22 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:33531 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S965569AbeFSHfG (ORCPT ); Tue, 19 Jun 2018 03:35:06 -0400 X-UUID: 3b8b743e9ed44452a96983c54777fbd1-20180619 Received: from mtkcas07.mediatek.inc [(172.21.101.84)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1820658382; Tue, 19 Jun 2018 15:35:02 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs03n1.mediatek.inc (172.21.101.181) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Tue, 19 Jun 2018 15:35:01 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Tue, 19 Jun 2018 15:35:01 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , , Stu Hsieh Subject: [PATCH v6 20/29] drm/mediatek: add connection from RDMA2 to DPI0 Date: Tue, 19 Jun 2018 15:34:21 +0800 Message-ID: <1529393670-26862-21-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1529393670-26862-1-git-send-email-stu.hsieh@mediatek.com> References: <1529393670-26862-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch add the connection from RDMA2 to DPI0 Signed-off-by: Stu Hsieh --- drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 9 +++++++++ 1 file changed, 9 insertions(+) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c index d0d5f337ce14..c88742a6c2b9 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c @@ -31,6 +31,7 @@ #define DISP_REG_CONFIG_DSIE_SEL_IN 0x0a4 #define DISP_REG_CONFIG_DSIO_SEL_IN 0x0a8 #define DISP_REG_CONFIG_DPI_SEL_IN 0x0ac +#define DISP_REG_CONFIG_DISP_RDMA2_SOUT 0x0b8 #define DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN 0x0c4 #define DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN 0x0c8 #define DISP_REG_CONFIG_MMSYS_CG_CON0 0x100 @@ -91,7 +92,9 @@ #define RDMA1_SOUT_DSI1 0x1 #define RDMA1_SOUT_DSI2 0x4 #define RDMA1_SOUT_DSI3 0x5 +#define RDMA2_SOUT_DPI0 0x2 #define DPI0_SEL_IN_RDMA1 0x1 +#define DPI0_SEL_IN_RDMA2 0x3 #define DPI1_SEL_IN_RDMA1 (0x1 << 8) #define DSI1_SEL_IN_RDMA1 0x1 #define DSI2_SEL_IN_RDMA1 (0x1 << 16) @@ -193,6 +196,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI1) { *addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN; value = RDMA1_SOUT_DPI1; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI0) { + *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; + value = RDMA2_SOUT_DPI0; } else { value = 0; } @@ -224,6 +230,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI3) { *addr = DISP_REG_CONFIG_DSIO_SEL_IN; value = DSI3_SEL_IN_RDMA1; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI0) { + *addr = DISP_REG_CONFIG_DPI_SEL_IN; + value = DPI0_SEL_IN_RDMA2; } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; value = COLOR1_SEL_IN_OVL1; -- 2.12.5