Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp4906118imm; Tue, 19 Jun 2018 01:40:32 -0700 (PDT) X-Google-Smtp-Source: ADUXVKIdFWW7RhsrOQSmk3CBgLmJho8GOCnp5a0F38baWX3vCQiexT5nkxHyuzz6fx4GJdadRAEC X-Received: by 2002:a63:9702:: with SMTP id n2-v6mr13753542pge.88.1529397632819; Tue, 19 Jun 2018 01:40:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529397632; cv=none; d=google.com; s=arc-20160816; b=NBNWL63hl/PTt5OO7YIfdcbyhZEbgKvBef/FKJpeHa+iEoAxoBuiYCH43AqH290L3i hrFnzaRGGt/P58SC+NA7LUWKRZuk+Aqhuvu7iq/BDOjhpZmic5q8FjjhJJpilYzoMv08 6Yks31RA9Ra/R39D8bLLDV1GRH3+JwGD35HIMtBWBSblGKOcX7BqIw19Es6+kLw49acV johk+bYz/4rzZ0M5DwwkwGUAGbhe8yCFGHqspCwgYo7hmcRKFIftBwgGf2L/8EnPkV3s ETJZ4+qL3D+7Fs4U7Qn9sIFqaxCD0Ut+sp77DFxfF4eqqi80NCOgdyf5qozgZHMUpO0w Q56Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=dHRYa9Noh1wmLTeb0Al0bykTWRqUQe8O7/IQM92odXQ=; b=qzN43hWE4KXjolUEZmTTtnUqXSQdaqJQbEpDEYavQGIpj2ggMhThkEivsd1TruSJ74 fXaxNAu9ISBaVOrAJgEjFguz9syocBv09VKuNHli1i2oLBdupL+3Y1Ih1K8BOlA4MtJo xQ/eypGnJsXvNWpLSTQlF1YoFtzxHN+yds/qkolR3JPWuHjWk4PnUIkNrsb04my/777Y dRQyFGYOJBdhCoSwhxoUZfCM4fPZ2mRmzsQvfRHwNglSruEIRm0ibsdT8+b4YUNPK1UQ RkEQn+9q7KkuxKbs5HZfkAEvYcovJwnEVNcstTC9Ma5kl3Wa1PoKpA42CKJPrj+VhWyc hqqA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=iqqp0w3M; dkim=pass header.i=@codeaurora.org header.s=default header.b=iqqp0w3M; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b9-v6si17387449pfh.358.2018.06.19.01.40.18; Tue, 19 Jun 2018 01:40:32 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=iqqp0w3M; dkim=pass header.i=@codeaurora.org header.s=default header.b=iqqp0w3M; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S965952AbeFSIiu (ORCPT + 99 others); Tue, 19 Jun 2018 04:38:50 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:49788 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S965437AbeFSIhK (ORCPT ); Tue, 19 Jun 2018 04:37:10 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 9876760B10; Tue, 19 Jun 2018 08:37:09 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1529397429; bh=w8K+d9JFoqUjwpva6PZKcro/OvdANYAVUqRESf4BK0A=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=iqqp0w3Mma2dT2xQ5Hs7UKkcbvFv4764+KkU88hrwGklWGzWzVWzss+vMjnC6qlNM Ah45mhpLWilj32ZU5JPWfpX/7CZ+s9kaOE0tuoXkVfL9NezHPkuFrJQULu/Q74R1+H fEotO2151v5bxDDQxnn1pOrv6sNr2hIcdaUhqX8E= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from CANG02.ap.qualcomm.com (unknown [180.166.53.21]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: cang@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id F3E6960227; Tue, 19 Jun 2018 08:37:06 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1529397429; bh=w8K+d9JFoqUjwpva6PZKcro/OvdANYAVUqRESf4BK0A=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=iqqp0w3Mma2dT2xQ5Hs7UKkcbvFv4764+KkU88hrwGklWGzWzVWzss+vMjnC6qlNM Ah45mhpLWilj32ZU5JPWfpX/7CZ+s9kaOE0tuoXkVfL9NezHPkuFrJQULu/Q74R1+H fEotO2151v5bxDDQxnn1pOrv6sNr2hIcdaUhqX8E= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org F3E6960227 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=cang@codeaurora.org From: Can Guo To: subhashj@codeaurora.org, asutoshd@codeaurora.org, vivek.gautam@codeaurora.org, mgautam@codeaurora.org, kishon@ti.com, robh+dt@kernel.org, mark.rutland@arm.com Cc: linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-msm@vger.kernel.org, Can Guo Subject: [PATCH v7 1/4] phy: Update PHY power control sequence Date: Tue, 19 Jun 2018 16:36:44 +0800 Message-Id: <20180619083647.10116-2-cang@codeaurora.org> X-Mailer: git-send-email 2.15.0.windows.1 In-Reply-To: <20180619083647.10116-1-cang@codeaurora.org> References: <20180619083647.10116-1-cang@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org All PHYs should be powered on before register configuration starts. And only PCIe PHYs need an extra power control before deasserts reset state. Signed-off-by: Can Guo --- drivers/phy/qualcomm/phy-qcom-qmp.c | 19 ++++++++++++------- 1 file changed, 12 insertions(+), 7 deletions(-) diff --git a/drivers/phy/qualcomm/phy-qcom-qmp.c b/drivers/phy/qualcomm/phy-qcom-qmp.c index 97ef942..ccb8578 100644 --- a/drivers/phy/qualcomm/phy-qcom-qmp.c +++ b/drivers/phy/qualcomm/phy-qcom-qmp.c @@ -935,10 +935,12 @@ static void qcom_qmp_phy_configure(void __iomem *base, } } -static int qcom_qmp_phy_com_init(struct qcom_qmp *qmp) +static int qcom_qmp_phy_com_init(struct qmp_phy *qphy) { + struct qcom_qmp *qmp = qphy->qmp; const struct qmp_phy_cfg *cfg = qmp->cfg; void __iomem *serdes = qmp->serdes; + void __iomem *pcs = qphy->pcs; void __iomem *dp_com = qmp->dp_com; int ret, i; @@ -979,10 +981,6 @@ static int qcom_qmp_phy_com_init(struct qcom_qmp *qmp) goto err_rst; } - if (cfg->has_phy_com_ctrl) - qphy_setbits(serdes, cfg->regs[QPHY_COM_POWER_DOWN_CONTROL], - SW_PWRDN); - if (cfg->has_phy_dp_com_ctrl) { qphy_setbits(dp_com, QPHY_V3_DP_COM_POWER_DOWN_CTRL, SW_PWRDN); @@ -1000,6 +998,12 @@ static int qcom_qmp_phy_com_init(struct qcom_qmp *qmp) SW_USB3PHY_RESET_MUX | SW_USB3PHY_RESET); } + if (cfg->has_phy_com_ctrl) + qphy_setbits(serdes, cfg->regs[QPHY_COM_POWER_DOWN_CONTROL], + SW_PWRDN); + else + qphy_setbits(pcs, QPHY_POWER_DOWN_CONTROL, cfg->pwrdn_ctrl); + /* Serdes configuration */ qcom_qmp_phy_configure(serdes, cfg->regs, cfg->serdes_tbl, cfg->serdes_tbl_num); @@ -1090,7 +1094,7 @@ static int qcom_qmp_phy_init(struct phy *phy) dev_vdbg(qmp->dev, "Initializing QMP phy\n"); - ret = qcom_qmp_phy_com_init(qmp); + ret = qcom_qmp_phy_com_init(qphy); if (ret) return ret; @@ -1127,7 +1131,8 @@ static int qcom_qmp_phy_init(struct phy *phy) * Pull out PHY from POWER DOWN state. * This is active low enable signal to power-down PHY. */ - qphy_setbits(pcs, QPHY_POWER_DOWN_CONTROL, cfg->pwrdn_ctrl); + if(cfg->type == PHY_TYPE_PCIE) + qphy_setbits(pcs, QPHY_POWER_DOWN_CONTROL, cfg->pwrdn_ctrl); if (cfg->has_pwrdn_delay) usleep_range(cfg->pwrdn_delay_min, cfg->pwrdn_delay_max); -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project