Received: by 2002:ac0:a5b6:0:0:0:0:0 with SMTP id m51-v6csp5205656imm; Tue, 19 Jun 2018 06:51:00 -0700 (PDT) X-Google-Smtp-Source: ADUXVKKmrCqjNvWq4yBopVzb5vGaV/Nm+TkMjjrIuvWGJFbtBYjD7MZNDiAWr0yXBFjWHPeCKz2O X-Received: by 2002:a17:902:a518:: with SMTP id s24-v6mr19232797plq.144.1529416260801; Tue, 19 Jun 2018 06:51:00 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529416260; cv=none; d=google.com; s=arc-20160816; b=zRZ8mVpF/BtzQo2Yg+WvV5uhuyj4s93MfBfLIgbwu69mEgx3RXNjS6+G7hgn1cDBPd dGyQnf2XhqMtZN/lVwXHvz9pvoyCNAq7OL0fMqkkBwYhkr0kfsElJobNcTUpQMWIuS48 anDJiXsqiQ9njwCk58PpcoTumatBnO2L3EDHga0ZKX/UY3/TwrkYD4JdeXF6WfN5cAT4 eeCsnPNyyg17VdU2bBHvAKTrQdfNLjXV+x1e7pkHoED9YmjAJ/CfmwRjvEpVacG/kfP0 TLKQ8f1SQ9Higf4sYJjG/J1+MuT5s7E/VbQc+j3ZnwE4qSGwnWU30/5IwfAoSTjpkOvV k6lA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=Y6vQCjBvNQF7YrPfHCH6ttz4UBfkCnY6f5RV86xRdV0=; b=b9ZakSqkjtJTMneB1vxxMENQJvFDA87UorI9Sn5Dif6HCXMtWiCgYYWknAE95gd553 Y7X7gJDrWf10AgJlt65usOnAOxFETZxSiuHorN3qgkyDZrWixAevRuyGY0YTla1+Z2aH Z0k3GaJJ2RtOYOth6nwbOgMXwqI7At8VbLHFfuQQfDeffKKURJXpH7TolaJudTXYlJCv LfsdB0Lm4nWR3gyMsI6up2Qm28zjVzPUaYCM/CzR6q2bMjwC82HlpipRD+SeFh36L5If unxzUQ+mUq6oL1pNiEtM54vtM/oroPtGGp5Av0UYpZD37EvkMQEsWBH2V9IFq0dX0KYI F42w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=IG8ypu0c; dkim=pass header.i=@codeaurora.org header.s=default header.b=iV1IOlo4; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w22-v6si3502628plp.294.2018.06.19.06.50.47; Tue, 19 Jun 2018 06:51:00 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=IG8ypu0c; dkim=pass header.i=@codeaurora.org header.s=default header.b=iV1IOlo4; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S966406AbeFSNp7 (ORCPT + 99 others); Tue, 19 Jun 2018 09:45:59 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:38530 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S965599AbeFSNp4 (ORCPT ); Tue, 19 Jun 2018 09:45:56 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 5A0D9602B6; Tue, 19 Jun 2018 13:45:55 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1529415955; bh=wJJMMLPMNXGqRNoAL/upSLLxbPcepBCaOTSNZOiP0oo=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=IG8ypu0c8KhUTV48U5WZrVfrJzbxUp2j7jUvwS8QJINxEKjszivQRINoFhz8QzoLn 8SWEGEzfTaf83Z4S9j+LU1GgrUX6MjPXlKbobHEAPo1Zeq2g99IYD9rComTT0S8gs0 NpCRTmi13KIvjUX0KbHTdARgkLsvoNCZ8h0KbVek= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from srichara-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: sricharan@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id CD23860AD8; Tue, 19 Jun 2018 13:45:48 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1529415954; bh=wJJMMLPMNXGqRNoAL/upSLLxbPcepBCaOTSNZOiP0oo=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=iV1IOlo4G9yRFX1XS8OzZeDnhcrk2olPENjVpvVJYXT3rcEaOO8ZSC/KqCz41owY7 yo4QKhEww9/DVHg3AfnUyCNfl4hlaT0vtTEU9MyHakDCi28SRbAHs8hcR2Y2l2DJBI VA3K8KZ+D+G5uuPAYLJVfIrmflyQ6p+C6bM7KkKM= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org CD23860AD8 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=sricharan@codeaurora.org From: Sricharan R To: robh@kernel.org, viresh.kumar@linaro.org, mark.rutland@arm.com, mturquette@baylibre.com, sboyd@codeaurora.org, linux@armlinux.org.uk, andy.gross@linaro.org, david.brown@linaro.org, rjw@rjwysocki.net, linux-arm-kernel@lists.infradead.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-pm@vger.kernel.org, linux@arm.linux.org.uk, thierry.escande@linaro.org, ctatlor97@gmail.com Cc: sricharan@codeaurora.org Subject: [PATCH v10 03/14] clk: qcom: Add HFPLL driver Date: Tue, 19 Jun 2018 19:15:14 +0530 Message-Id: <1529415925-28915-4-git-send-email-sricharan@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1529415925-28915-1-git-send-email-sricharan@codeaurora.org> References: <1529415925-28915-1-git-send-email-sricharan@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Stephen Boyd On some devices (MSM8974 for example), the HFPLLs are instantiated within the Krait processor subsystem as separate register regions. Add a driver for these PLLs so that we can provide HFPLL clocks for use by the system. Cc: Signed-off-by: Stephen Boyd --- drivers/clk/qcom/Kconfig | 8 ++++ drivers/clk/qcom/Makefile | 1 + drivers/clk/qcom/hfpll.c | 96 +++++++++++++++++++++++++++++++++++++++++++++++ 3 files changed, 105 insertions(+) create mode 100644 drivers/clk/qcom/hfpll.c diff --git a/drivers/clk/qcom/Kconfig b/drivers/clk/qcom/Kconfig index 9c3480d..95f9980 100644 --- a/drivers/clk/qcom/Kconfig +++ b/drivers/clk/qcom/Kconfig @@ -253,3 +253,11 @@ config SPMI_PMIC_CLKDIV Technologies, Inc. SPMI PMIC. It configures the frequency of clkdiv outputs of the PMIC. These clocks are typically wired through alternate functions on GPIO pins. + +config QCOM_HFPLL + tristate "High-Frequency PLL (HFPLL) Clock Controller" + depends on COMMON_CLK_QCOM + help + Support for the high-frequency PLLs present on Qualcomm devices. + Say Y if you want to support CPU frequency scaling on devices + such as MSM8974, APQ8084, etc. diff --git a/drivers/clk/qcom/Makefile b/drivers/clk/qcom/Makefile index 1331ed7..d486aa3 100644 --- a/drivers/clk/qcom/Makefile +++ b/drivers/clk/qcom/Makefile @@ -42,3 +42,4 @@ obj-$(CONFIG_QCOM_CLK_SMD_RPM) += clk-smd-rpm.o obj-$(CONFIG_SDM_GCC_845) += gcc-sdm845.o obj-$(CONFIG_SDM_VIDEOCC_845) += videocc-sdm845.o obj-$(CONFIG_SPMI_PMIC_CLKDIV) += clk-spmi-pmic-div.o +obj-$(CONFIG_QCOM_HFPLL) += hfpll.o diff --git a/drivers/clk/qcom/hfpll.c b/drivers/clk/qcom/hfpll.c new file mode 100644 index 0000000..a6de7101 --- /dev/null +++ b/drivers/clk/qcom/hfpll.c @@ -0,0 +1,96 @@ +// SPDX-License-Identifier: GPL-2.0 +// Copyright (c) 2018, The Linux Foundation. All rights reserved. + +#include +#include +#include +#include +#include +#include +#include +#include + +#include "clk-regmap.h" +#include "clk-hfpll.h" + +static const struct hfpll_data hdata = { + .mode_reg = 0x00, + .l_reg = 0x04, + .m_reg = 0x08, + .n_reg = 0x0c, + .user_reg = 0x10, + .config_reg = 0x14, + .config_val = 0x430405d, + .status_reg = 0x1c, + .lock_bit = 16, + + .user_val = 0x8, + .user_vco_mask = 0x100000, + .low_vco_max_rate = 1248000000, + .min_rate = 537600000UL, + .max_rate = 2900000000UL, +}; + +static const struct of_device_id qcom_hfpll_match_table[] = { + { .compatible = "qcom,hfpll" }, + { } +}; +MODULE_DEVICE_TABLE(of, qcom_hfpll_match_table); + +static const struct regmap_config hfpll_regmap_config = { + .reg_bits = 32, + .reg_stride = 4, + .val_bits = 32, + .max_register = 0x30, + .fast_io = true, +}; + +static int qcom_hfpll_probe(struct platform_device *pdev) +{ + struct resource *res; + struct device *dev = &pdev->dev; + void __iomem *base; + struct regmap *regmap; + struct clk_hfpll *h; + struct clk_init_data init = { + .parent_names = (const char *[]){ "xo" }, + .num_parents = 1, + .ops = &clk_ops_hfpll, + }; + + h = devm_kzalloc(dev, sizeof(*h), GFP_KERNEL); + if (!h) + return -ENOMEM; + + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); + base = devm_ioremap_resource(dev, res); + if (IS_ERR(base)) + return PTR_ERR(base); + + regmap = devm_regmap_init_mmio(&pdev->dev, base, &hfpll_regmap_config); + if (IS_ERR(regmap)) + return PTR_ERR(regmap); + + if (of_property_read_string_index(dev->of_node, "clock-output-names", + 0, &init.name)) + return -ENODEV; + + h->d = &hdata; + h->clkr.hw.init = &init; + spin_lock_init(&h->lock); + + return devm_clk_register_regmap(&pdev->dev, &h->clkr); +} + +static struct platform_driver qcom_hfpll_driver = { + .probe = qcom_hfpll_probe, + .driver = { + .name = "qcom-hfpll", + .of_match_table = qcom_hfpll_match_table, + }, +}; +module_platform_driver(qcom_hfpll_driver); + +MODULE_DESCRIPTION("QCOM HFPLL Clock Driver"); +MODULE_LICENSE("GPL v2"); +MODULE_ALIAS("platform:qcom-hfpll"); -- 1.9.1