Received: by 2002:ac0:a581:0:0:0:0:0 with SMTP id m1-v6csp490353imm; Wed, 20 Jun 2018 01:32:24 -0700 (PDT) X-Google-Smtp-Source: ADUXVKL+/jt+bL838Nbm81Ba2YGlNWa+TqgeaAN15ojzepgaMDEXXjBInGgoKqSjm/TZx60jIUir X-Received: by 2002:a17:902:a416:: with SMTP id p22-v6mr22734983plq.228.1529483544083; Wed, 20 Jun 2018 01:32:24 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529483544; cv=none; d=google.com; s=arc-20160816; b=NhPnrS80QaHPegcxMBqG4obFWtw+dLgSHifR0YaZWJCAn4FznRdmRU/uDdCESlQSnc l7dVkGch41B2tAg/NQ5G10R0rujPpr5bYzYj9vS9QLggTzsYx4YBiv9M7PtOQDqT5NdO 9NxM0HQ4Yea/X5aLgbfkF6o6MIzR5FaQOs1CFk3qbPpJgrMHbiBE5wMSha165OZDoM2Q WCL4TLFmik8dMXio8x0UgYC/+3Vl2jyfahEveZRoZfC5/leQsJcaM+zzOPnRPBSEk7aY HKeDUDOU1vyDepyJLQb+0KylqObVmfZERv5/OhmmPTRzQDXCWx0+DNbLy+AuvA/pqYc3 Tqmw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=jxiF0gO0KS2hly05YDSD18NlHnLr1aWxL9jnjZU1y3g=; b=DRz3NjzRdYCTFta+huVo4nNTsTkqCcPD5rR4urYjs3bAinZfWlWbqs8GS038d0Z6ni 5ey41TOyNr55cetLuS8gTtwllIUcnfdNkKXSHcANRzUD/xCb2sUpAJRp3IniYXDYCU+h RpJtZb2Arhnn3jHdZRA2Keevvd6Y8oH6NL5LeZdDYbr+HC592Vh8QlEjVOLuRhD/1+EX 4rCIqCc9sR7SY4oGfWfabYNglKpVuAokLViSSexv9YqAU9PSF1EbzlP0ykew7+m0XjZg 5VHXBAv4flowVQwsS55jBl7rEWxE7Mrz4maTOISMYiMayYyaRl9whkqTObyMdjdVWMH9 Sm4Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d2-v6si1556595pge.342.2018.06.20.01.32.09; Wed, 20 Jun 2018 01:32:24 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932259AbeFTIaC (ORCPT + 99 others); Wed, 20 Jun 2018 04:30:02 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:64736 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1754485AbeFTI3u (ORCPT ); Wed, 20 Jun 2018 04:29:50 -0400 X-UUID: 5f9c1cfde64247dab2ce120379b35298-20180620 Received: from mtkcas06.mediatek.inc [(172.21.101.30)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1511794271; Wed, 20 Jun 2018 16:19:47 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Wed, 20 Jun 2018 16:19:46 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Wed, 20 Jun 2018 16:19:45 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , , Stu Hsieh Subject: [PATCH v7 20/29] drm/mediatek: add connection from RDMA2 to DPI0 Date: Wed, 20 Jun 2018 16:19:22 +0800 Message-ID: <1529482771-2153-21-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1529482771-2153-1-git-send-email-stu.hsieh@mediatek.com> References: <1529482771-2153-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch add the connection from RDMA2 to DPI0 Signed-off-by: Stu Hsieh Reviewed-by: CK Hu --- drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 9 +++++++++ 1 file changed, 9 insertions(+) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c index d0d5f337ce14..c88742a6c2b9 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c @@ -31,6 +31,7 @@ #define DISP_REG_CONFIG_DSIE_SEL_IN 0x0a4 #define DISP_REG_CONFIG_DSIO_SEL_IN 0x0a8 #define DISP_REG_CONFIG_DPI_SEL_IN 0x0ac +#define DISP_REG_CONFIG_DISP_RDMA2_SOUT 0x0b8 #define DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN 0x0c4 #define DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN 0x0c8 #define DISP_REG_CONFIG_MMSYS_CG_CON0 0x100 @@ -91,7 +92,9 @@ #define RDMA1_SOUT_DSI1 0x1 #define RDMA1_SOUT_DSI2 0x4 #define RDMA1_SOUT_DSI3 0x5 +#define RDMA2_SOUT_DPI0 0x2 #define DPI0_SEL_IN_RDMA1 0x1 +#define DPI0_SEL_IN_RDMA2 0x3 #define DPI1_SEL_IN_RDMA1 (0x1 << 8) #define DSI1_SEL_IN_RDMA1 0x1 #define DSI2_SEL_IN_RDMA1 (0x1 << 16) @@ -193,6 +196,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI1) { *addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN; value = RDMA1_SOUT_DPI1; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI0) { + *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; + value = RDMA2_SOUT_DPI0; } else { value = 0; } @@ -224,6 +230,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI3) { *addr = DISP_REG_CONFIG_DSIO_SEL_IN; value = DSI3_SEL_IN_RDMA1; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI0) { + *addr = DISP_REG_CONFIG_DPI_SEL_IN; + value = DPI0_SEL_IN_RDMA2; } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; value = COLOR1_SEL_IN_OVL1; -- 2.12.5