Received: by 2002:ac0:a581:0:0:0:0:0 with SMTP id m1-v6csp531922imm; Wed, 20 Jun 2018 02:23:15 -0700 (PDT) X-Google-Smtp-Source: ADUXVKLhijAWdhUaP5XiJNTS3nVvvBbPMxFpRwDekcAhvhFzzNpN/ZP56fYpVlz3WLScV3Uz74C/ X-Received: by 2002:a17:902:e093:: with SMTP id cb19-v6mr22969364plb.189.1529486595194; Wed, 20 Jun 2018 02:23:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529486595; cv=none; d=google.com; s=arc-20160816; b=iwas+RtgI7g4fOJb4roqVSwIUYjvsLf87e15n/fu6m+wUn2NTafRj1pY7SqvM7LWew BJWbSrJNtUCcsFCheE7BqBepU7R20/OMQ+QPsCaoZ5NC7fshjol1pLhXCJqqz98tMWwI Eccmgc+MzVWTSF4PfXaN2b5MHF+Z0eVQEzz/3NOyEwRW4JvwD09Kc2bDauQ2etOB6IVy B4jhbHCJYAW3jP3F8yvtoAy6JHQMHKngPPTPtHwZ20JOc+s1zUhIKTdKOB5kLNGWrC/S Sz4V1H/LdLQAHOSb2yj+6KJJJ7pJ35YlaGMX6UpxRLU1StcBGykPt1pQvQjqGPKK9IpE vqUA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=7XX8RyWIfuOLy22BHsZuepF4H77m5BQ9F1lV+xRZLOA=; b=zLJ3NpH20ft7qgX1OZPPINr8O9yF4KQN8YEuQH1z1gVsR0vTXYMUGA2aqAqGUnZ25s 91RvuFWwoTelc2BdeUIccMSs/g2bJ4XFBlgllvdCD5lT9uUcZDFbV5MFokszGjnXCfiZ 4sJSjhxjtZXiOgamqZAMrxReYPMeIgq3V3rDDUMGge5KKHo2gdpkRfDN6wXWfc4+nPCb 5gyk+vGiNtSJdgEHZwGE0IF5L6s6YoZX8CwZftM2iHw/pZRR+WsCo/otjLk2CjYBjOWv 3D8K0uuAPc2E23epMAOkwnVOXeBPzUMa7Wx/e7c6Psoo+z8leb0hdTdFeXDxxkUtXhzF 2ILA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f69-v6si1606763pgc.551.2018.06.20.02.23.01; Wed, 20 Jun 2018 02:23:15 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754085AbeFTJWW (ORCPT + 99 others); Wed, 20 Jun 2018 05:22:22 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:7496 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1754465AbeFTI3z (ORCPT ); Wed, 20 Jun 2018 04:29:55 -0400 X-UUID: a6e4f4e4be944962af16d4912b6968db-20180620 Received: from mtkcas06.mediatek.inc [(172.21.101.30)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 2091981026; Wed, 20 Jun 2018 16:19:49 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs03n2.mediatek.inc (172.21.101.182) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Wed, 20 Jun 2018 16:19:46 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Wed, 20 Jun 2018 16:19:46 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Rob Herring , "Mark Rutland" , Matthias Brugger , , , , , , , "Stu Hsieh" Subject: [PATCH v7 23/29] drm/mediatek: add connection from RDMA2 to DSI2 Date: Wed, 20 Jun 2018 16:19:25 +0800 Message-ID: <1529482771-2153-24-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1529482771-2153-1-git-send-email-stu.hsieh@mediatek.com> References: <1529482771-2153-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch add the connection from RDMA2 to DSI2 Signed-off-by: Stu Hsieh Reviewed-by: CK Hu --- drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c index db78fad785e3..e5db1ab51c9b 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c @@ -95,6 +95,7 @@ #define RDMA2_SOUT_DPI0 0x2 #define RDMA2_SOUT_DPI1 0x3 #define RDMA2_SOUT_DSI1 0x1 +#define RDMA2_SOUT_DSI2 0x4 #define DPI0_SEL_IN_RDMA1 0x1 #define DPI0_SEL_IN_RDMA2 0x3 #define DPI1_SEL_IN_RDMA1 (0x1 << 8) @@ -102,6 +103,7 @@ #define DSI1_SEL_IN_RDMA1 0x1 #define DSI1_SEL_IN_RDMA2 0x4 #define DSI2_SEL_IN_RDMA1 (0x1 << 16) +#define DSI2_SEL_IN_RDMA2 (0x4 << 16) #define DSI3_SEL_IN_RDMA1 (0x1 << 16) #define COLOR1_SEL_IN_OVL1 0x1 @@ -209,6 +211,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI1) { *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; value = RDMA2_SOUT_DSI1; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI2) { + *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; + value = RDMA2_SOUT_DSI2; } else { value = 0; } @@ -249,6 +254,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI1) { *addr = DISP_REG_CONFIG_DSIE_SEL_IN; value = DSI1_SEL_IN_RDMA2; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI2) { + *addr = DISP_REG_CONFIG_DSIE_SEL_IN; + value = DSI2_SEL_IN_RDMA2; } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; value = COLOR1_SEL_IN_OVL1; -- 2.12.5