Received: by 2002:ac0:a581:0:0:0:0:0 with SMTP id m1-v6csp533082imm; Wed, 20 Jun 2018 02:24:45 -0700 (PDT) X-Google-Smtp-Source: ADUXVKLVMgUIIV9xr6M5IEFrXVjptfs4SX45gfOHKjfkY7z1Oqm4Yj5L1kE6RVlAhNyLKrRcYB45 X-Received: by 2002:a17:902:bc4c:: with SMTP id t12-v6mr22698794plz.177.1529486685907; Wed, 20 Jun 2018 02:24:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529486685; cv=none; d=google.com; s=arc-20160816; b=igGsEj3ZbpdTpx5oh3ymbggnC1qxxV5bav9oTk0ubiApm0A6q4pp4AXofOCAIJcqmg to3BkXSa4Lhfh/l0RO3jtObaZyGYB6M0V/xRA0xR5UwWzMoI5Zfn00g8oA+SUNwVevYQ GBGksIvqUMq+uVkZheH5HSz9qUb9Rxxtog0MXXnGeQU3TOJLxOCm5Ux1WLLJgmMZut7X bKnq3US1UeikqTxFwPRtZkwrPEb4zm0BOur98U5ElvpgcP9qZLY8H4KkKxWE8KdCWAFB UHqZhmcJ8dhYbxoDKtmK9YPae9ACqfkkb9BxHXdyb7KsVfHmYHS38iJExrITz5corPTN +MUg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=0zy1ik6SFR4mRLBqRz9YO6l7sFCo25Hyt+yVtqBJN6k=; b=mPNVP7sHsix4I3vxjiNjNR0Il+P0GuforT8Qx3mJhFyplJ1m9h6ECxwIg4LDEj7I04 Tq1E/B/4J4yrYM1UJ6YObsU0/Y/cpkkNi27Hjj/veaLMLAxUwD6lgc6hTQNSQY7GsIWH KJ8ZN1iRp/T02b3hAEOwQP2QD2/1l26TZdM+U5ezRnaZdQDtOck24AGKezk2Ou5c6UB3 7aM+w0Uo5l+CwjPwPhsb9F+T/uwcsCwrCK7FjDNVnO9TRA2MsFa9ieSmaJRSMe2oG/Eg KBaQfPVAhAowPwVKw2MMsgCWx6htz2Ptn9al2yyO9OhGdQJgUMxCoDCEUPqv9i9lWxZ9 Vhfg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=RsoyxmhT; dkim=pass header.i=@codeaurora.org header.s=default header.b=RsoyxmhT; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y23-v6si1953031pfk.75.2018.06.20.02.24.31; Wed, 20 Jun 2018 02:24:45 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=RsoyxmhT; dkim=pass header.i=@codeaurora.org header.s=default header.b=RsoyxmhT; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754848AbeFTJXx (ORCPT + 99 others); Wed, 20 Jun 2018 05:23:53 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:38404 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1754533AbeFTJXs (ORCPT ); Wed, 20 Jun 2018 05:23:48 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id D1692605BD; Wed, 20 Jun 2018 09:23:47 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1529486627; bh=SYcuEyoB2bpHHLk87M3ZJun6sZCBQpY53WV/xgL07fg=; h=From:To:Cc:Subject:Date:From; b=RsoyxmhT28c4oKfe11Kj9EwqJR3l6MKzqMTTp9b2KPTwHfBpwXuERZs4gclbv3OD9 50IfA9HscQbPciwgc8G9U7BBjcXeOunr3FzUubh8nCvQ045BwHCnYlOVYfim61pfwN U0R2MMWi0WTiBUZIy7rKr4YcYU8z/cikZdEe+VDs= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from srichara-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: sricharan@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 5D6DB605BD; Wed, 20 Jun 2018 09:23:44 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1529486627; bh=SYcuEyoB2bpHHLk87M3ZJun6sZCBQpY53WV/xgL07fg=; h=From:To:Cc:Subject:Date:From; b=RsoyxmhT28c4oKfe11Kj9EwqJR3l6MKzqMTTp9b2KPTwHfBpwXuERZs4gclbv3OD9 50IfA9HscQbPciwgc8G9U7BBjcXeOunr3FzUubh8nCvQ045BwHCnYlOVYfim61pfwN U0R2MMWi0WTiBUZIy7rKr4YcYU8z/cikZdEe+VDs= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 5D6DB605BD Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=sricharan@codeaurora.org From: Sricharan R To: andy.gross@linaro.org, david.brown@linaro.org, robh+dt@kernel.org, mark.rutland@arm.com, linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: sricharan@codeaurora.org Subject: [PATCH] arm: dts: qcom: Fix 'interrupts = <>' property to use proper macros Date: Wed, 20 Jun 2018 14:53:39 +0530 Message-Id: <1529486619-443-1-git-send-email-sricharan@codeaurora.org> X-Mailer: git-send-email 1.9.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Fix all nodes to use proper GIC_* macros for the interrupt type and the interrupt trigger settings to avoid the boot warnings. Signed-off-by: Sricharan R --- arch/arm/boot/dts/qcom-ipq8064.dtsi | 41 ++++++++++++++++++++++--------------- 1 file changed, 24 insertions(+), 17 deletions(-) diff --git a/arch/arm/boot/dts/qcom-ipq8064.dtsi b/arch/arm/boot/dts/qcom-ipq8064.dtsi index 1e0a3b4..70790ac 100644 --- a/arch/arm/boot/dts/qcom-ipq8064.dtsi +++ b/arch/arm/boot/dts/qcom-ipq8064.dtsi @@ -5,6 +5,7 @@ #include #include #include +#include / { model = "Qualcomm IPQ8064"; @@ -43,7 +44,8 @@ cpu-pmu { compatible = "qcom,krait-pmu"; - interrupts = <1 10 0x304>; + interrupts = ; }; reserved-memory { @@ -97,7 +99,7 @@ clock-names = "ahbix-clk", "mi2s-osr-clk", "mi2s-bit-clk"; - interrupts = <0 85 1>; + interrupts = ; interrupt-names = "lpass-irq-lpaif"; reg = <0x28100000 0x10000>; reg-names = "lpass-lpaif"; @@ -111,7 +113,7 @@ #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; - interrupts = <0 16 0x4>; + interrupts = ; }; intc: interrupt-controller@2000000 { @@ -125,11 +127,16 @@ timer@200a000 { compatible = "qcom,kpss-timer", "qcom,kpss-wdt-ipq8064", "qcom,msm-timer"; - interrupts = <1 1 0x301>, - <1 2 0x301>, - <1 3 0x301>, - <1 4 0x301>, - <1 5 0x301>; + interrupts = , + , + , + , + ; reg = <0x0200a000 0x100>; clock-frequency = <25000000>, <32768>; @@ -177,7 +184,7 @@ compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; reg = <0x12490000 0x1000>, <0x12480000 0x1000>; - interrupts = <0 195 0x0>; + interrupts = ; clocks = <&gcc GSBI2_UART_CLK>, <&gcc GSBI2_H_CLK>; clock-names = "core", "iface"; status = "disabled"; @@ -186,7 +193,7 @@ i2c@124a0000 { compatible = "qcom,i2c-qup-v1.1.1"; reg = <0x124a0000 0x1000>; - interrupts = <0 196 0>; + interrupts = ; clocks = <&gcc GSBI2_QUP_CLK>, <&gcc GSBI2_H_CLK>; clock-names = "core", "iface"; @@ -215,7 +222,7 @@ compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; reg = <0x16340000 0x1000>, <0x16300000 0x1000>; - interrupts = <0 152 0x0>; + interrupts = ; clocks = <&gcc GSBI4_UART_CLK>, <&gcc GSBI4_H_CLK>; clock-names = "core", "iface"; status = "disabled"; @@ -224,7 +231,7 @@ i2c@16380000 { compatible = "qcom,i2c-qup-v1.1.1"; reg = <0x16380000 0x1000>; - interrupts = <0 153 0>; + interrupts = ; clocks = <&gcc GSBI4_QUP_CLK>, <&gcc GSBI4_H_CLK>; clock-names = "core", "iface"; @@ -252,7 +259,7 @@ compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; reg = <0x1a240000 0x1000>, <0x1a200000 0x1000>; - interrupts = <0 154 0x0>; + interrupts = ; clocks = <&gcc GSBI5_UART_CLK>, <&gcc GSBI5_H_CLK>; clock-names = "core", "iface"; status = "disabled"; @@ -261,7 +268,7 @@ i2c@1a280000 { compatible = "qcom,i2c-qup-v1.1.1"; reg = <0x1a280000 0x1000>; - interrupts = <0 155 0>; + interrupts = ; clocks = <&gcc GSBI5_QUP_CLK>, <&gcc GSBI5_H_CLK>; clock-names = "core", "iface"; @@ -274,7 +281,7 @@ spi@1a280000 { compatible = "qcom,spi-qup-v1.1.1"; reg = <0x1a280000 0x1000>; - interrupts = <0 155 0>; + interrupts = ; clocks = <&gcc GSBI5_QUP_CLK>, <&gcc GSBI5_H_CLK>; clock-names = "core", "iface"; @@ -301,7 +308,7 @@ compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm"; reg = <0x16640000 0x1000>, <0x16600000 0x1000>; - interrupts = <0 158 0x0>; + interrupts = ; clocks = <&gcc GSBI7_UART_CLK>, <&gcc GSBI7_H_CLK>; clock-names = "core", "iface"; status = "disabled"; @@ -323,7 +330,7 @@ compatible = "qcom,ipq806x-ahci", "generic-ahci"; reg = <0x29000000 0x180>; - interrupts = <0 209 0x0>; + interrupts = ; clocks = <&gcc SFAB_SATA_S_H_CLK>, <&gcc SATA_H_CLK>, -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation