Received: by 2002:ac0:a581:0:0:0:0:0 with SMTP id m1-v6csp541725imm; Wed, 20 Jun 2018 02:35:10 -0700 (PDT) X-Google-Smtp-Source: ADUXVKJ0Emt8KRmUiQDfnTIV6j2iHYnYQFH8Pz3RdMCVdxtpujgiqWZ1saALiyRiUUIA6EFjSM6n X-Received: by 2002:a17:902:683:: with SMTP id 3-v6mr23038771plh.291.1529487310603; Wed, 20 Jun 2018 02:35:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529487310; cv=none; d=google.com; s=arc-20160816; b=okBAYDqXuN2dgScnY5/PCZEW4kPYGLOnKJXBwhupXSV+pNbL4WGyLZbYWnPJ4uuvJ4 v5S5wnSn75NhaZi1ZL2GcoBlAFGu0vbFvQtU3tIKaPk04ePkHUr6VF8kRwHg0k9mKhTm +1Oj/SMsA7SyJXQcgb3dojveKG7fl0uEynqfrs6oiIjHa84gF0oVuapyzZDKdZ96p1uV ZCCX5c2R8My5/FkMEwVntSIO+0gyK3lDWJ4bKDHBW4m2w3rSxa8ZDJXK6gBBA1qId5yo aQMzvxCUHxXIkIBxPBM8OsA43uQWAJpmKCU3tBGlgXRiWcDgQjjcsvGQZBgLPG719iKX uu9Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=SxkXP2b35OmIeVwJ3vVkzQdkwJ6k3coMAHz8E7y017s=; b=tX9Hjhxcwk9rpywWvSriR1+t9LEJU89ZHEhFec1gyo9oquIcNT058tMFUCYIsNI9+1 SR8sDn/Bhcvod+o0vu+lpWPjoo9inSpUd5nNHBTDs40kqFdHeYvOAkTcp9mDd/e+o2bH RPsq4ex7oRevJAGYDeeDH4ayuUMc7PnPf/I1fI4sl5uXZe62u3Us76dd2bIYpT6GQL98 cad3CRI0Hk37hwgRLblXYRRt+mM3SCjTVGW7C66L+9Y8us8daXKr+aB5scJ6O90Txaoi gwUySpMD+j01LKLAOMURUcYRGgM7E1vIH9cBiPVCoBsW7d6zSy0UnpwRQDPJlk35r2SL 0OEQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n9-v6si1692694pgf.497.2018.06.20.02.34.56; Wed, 20 Jun 2018 02:35:10 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754553AbeFTJdW (ORCPT + 99 others); Wed, 20 Jun 2018 05:33:22 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:4623 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1752853AbeFTI3v (ORCPT ); Wed, 20 Jun 2018 04:29:51 -0400 X-UUID: e24e37be5b5e444ab5198c56cc7ba2ac-20180620 Received: from mtkexhb01.mediatek.inc [(172.21.101.102)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 298663222; Wed, 20 Jun 2018 16:19:47 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs03n1.mediatek.inc (172.21.101.181) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Wed, 20 Jun 2018 16:19:46 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Wed, 20 Jun 2018 16:19:46 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , , Stu Hsieh Subject: [PATCH v7 22/29] drm/mediatek: add connection from RDMA2 to DSI1 Date: Wed, 20 Jun 2018 16:19:24 +0800 Message-ID: <1529482771-2153-23-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1529482771-2153-1-git-send-email-stu.hsieh@mediatek.com> References: <1529482771-2153-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch add the connection from RDMA2 to DSI1 Signed-off-by: Stu Hsieh Reviewed-by: CK Hu --- drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c index a4b418302f32..db78fad785e3 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c @@ -94,11 +94,13 @@ #define RDMA1_SOUT_DSI3 0x5 #define RDMA2_SOUT_DPI0 0x2 #define RDMA2_SOUT_DPI1 0x3 +#define RDMA2_SOUT_DSI1 0x1 #define DPI0_SEL_IN_RDMA1 0x1 #define DPI0_SEL_IN_RDMA2 0x3 #define DPI1_SEL_IN_RDMA1 (0x1 << 8) #define DPI1_SEL_IN_RDMA2 (0x3 << 8) #define DSI1_SEL_IN_RDMA1 0x1 +#define DSI1_SEL_IN_RDMA2 0x4 #define DSI2_SEL_IN_RDMA1 (0x1 << 16) #define DSI3_SEL_IN_RDMA1 (0x1 << 16) #define COLOR1_SEL_IN_OVL1 0x1 @@ -204,6 +206,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI1) { *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; value = RDMA2_SOUT_DPI1; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI1) { + *addr = DISP_REG_CONFIG_DISP_RDMA2_SOUT; + value = RDMA2_SOUT_DSI1; } else { value = 0; } @@ -241,6 +246,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DPI1) { *addr = DISP_REG_CONFIG_DPI_SEL_IN; value = DPI1_SEL_IN_RDMA2; + } else if (cur == DDP_COMPONENT_RDMA2 && next == DDP_COMPONENT_DSI1) { + *addr = DISP_REG_CONFIG_DSIE_SEL_IN; + value = DSI1_SEL_IN_RDMA2; } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; value = COLOR1_SEL_IN_OVL1; -- 2.12.5