Received: by 2002:ac0:a581:0:0:0:0:0 with SMTP id m1-v6csp541998imm; Wed, 20 Jun 2018 02:35:29 -0700 (PDT) X-Google-Smtp-Source: ADUXVKIWP603RrN2rBKWY+qfD5Ap69ngEGFJO0Yhz7pruf/iLLFlkE0PEuALgT0Jar7jKiSf9nln X-Received: by 2002:a63:9041:: with SMTP id a62-v6mr17976701pge.191.1529487329481; Wed, 20 Jun 2018 02:35:29 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529487329; cv=none; d=google.com; s=arc-20160816; b=V2acinBWqPCNWiOk9wM/JE0rGKsHvmhSPhztIb8C28ZxX7yo9UAxQ0+qbKnw0cf2Jz pyco6JHwABPb0j2ACAh5NIpgZTzwGxTFFdZxhmu7Lag0PCKA1HcO7iE7bIV+IHP04Qbh 8rTIHsuqByEf+/6HD7AtSlVrcUh97jLkWoqMRtBOY+w5GOACdX4ucJcqpbjz4c2pD1jZ malL/CzaAVlDpiigaADCUEPE2AQcYxyj5F8jYCG6IbnLkgxxNYPUbmz0MpxeQQURO9io on9Dj4rGRaaSiZpol/65aH4+5zioo8v3NH6sHWNZH1LMvWDHzs/QS0KCknwDU9ZpYtJS U2BQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=dCwSMaKuluOgQ9YLakfOAXYCDJNywnU1hbMWQVdRzsY=; b=BhezSdqyu9dzC4n63u+whSXIdSyI4YsjBHAXMwZPjT5TymIHotJ2xBLxB/v8wEz+rF 5J7L2m2aB2Y4U9hZ2fBwiHgUv2KCShs5N5zc25kmQFyiMvqj3zmAtMyIWiFSWZPaJ5J8 b91rhtLOgu/QEzrARny3bQDuOH3oZb8btOWhRPobVXwE1GUlnkypsKfN1H7GroPBR/MP V9MiO9UW1L/Q6K7oetrMWEIfKUrGGuB/F/4QIhGdRnrvlJoisDSUyZSAanazusnfwQ1R 3tngCoFL7FbmEFmpFFITWA+Ir2BuQhE3mBS5Nj3qqg3zr4NsFiZGm+sSTk2LSyLt4Ypc zIHw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a26-v6si1852376pfn.281.2018.06.20.02.35.15; Wed, 20 Jun 2018 02:35:29 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754677AbeFTJdq (ORCPT + 99 others); Wed, 20 Jun 2018 05:33:46 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:52383 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1754489AbeFTI3v (ORCPT ); Wed, 20 Jun 2018 04:29:51 -0400 X-UUID: 1399d5becb5b4163aae68b7e419d89a2-20180620 Received: from mtkexhb01.mediatek.inc [(172.21.101.102)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1484843670; Wed, 20 Jun 2018 16:19:46 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs03n1.mediatek.inc (172.21.101.181) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Wed, 20 Jun 2018 16:19:45 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Wed, 20 Jun 2018 16:19:45 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Rob Herring , Mark Rutland , Matthias Brugger , , , , , , , Stu Hsieh Subject: [PATCH v7 18/29] drm/mediatek: add connection from RDMA1 to DSI2 Date: Wed, 20 Jun 2018 16:19:20 +0800 Message-ID: <1529482771-2153-19-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1529482771-2153-1-git-send-email-stu.hsieh@mediatek.com> References: <1529482771-2153-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch add the connection from RDMA1 to DSI2 Signed-off-by: Stu Hsieh Reviewed-by: CK Hu --- drivers/gpu/drm/mediatek/mtk_drm_ddp.c | 9 +++++++++ 1 file changed, 9 insertions(+) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c index 90228cad051a..9cf2fcb4932a 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_ddp.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_ddp.c @@ -28,6 +28,7 @@ #define DISP_REG_CONFIG_DISP_UFOE_MOUT_EN 0x050 #define DISP_REG_CONFIG_DISP_COLOR0_SEL_IN 0x084 #define DISP_REG_CONFIG_DISP_COLOR1_SEL_IN 0x088 +#define DISP_REG_CONFIG_DSIE_SEL_IN 0x0a4 #define DISP_REG_CONFIG_DSIO_SEL_IN 0x0a8 #define DISP_REG_CONFIG_DPI_SEL_IN 0x0ac #define DISP_REG_CONFIG_DISP_RDMA0_SOUT_EN 0x0c4 @@ -88,9 +89,11 @@ #define RDMA1_SOUT_DPI0 0x2 #define RDMA1_SOUT_DPI1 0x3 #define RDMA1_SOUT_DSI1 0x1 +#define RDMA1_SOUT_DSI2 0x4 #define DPI0_SEL_IN_RDMA1 0x1 #define DPI1_SEL_IN_RDMA1 (0x1 << 8) #define DSI1_SEL_IN_RDMA1 0x1 +#define DSI2_SEL_IN_RDMA1 (0x1 << 16) #define COLOR1_SEL_IN_OVL1 0x1 #define OVL_MOUT_EN_RDMA 0x1 @@ -176,6 +179,9 @@ static unsigned int mtk_ddp_mout_en(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI1) { *addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN; value = RDMA1_SOUT_DSI1; + } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI2) { + *addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN; + value = RDMA1_SOUT_DSI2; } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DPI0) { *addr = DISP_REG_CONFIG_DISP_RDMA1_SOUT_EN; value = RDMA1_SOUT_DPI0; @@ -207,6 +213,9 @@ static unsigned int mtk_ddp_sel_in(enum mtk_ddp_comp_id cur, } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI1) { *addr = DISP_REG_CONFIG_DSIO_SEL_IN; value = DSI1_SEL_IN_RDMA1; + } else if (cur == DDP_COMPONENT_RDMA1 && next == DDP_COMPONENT_DSI2) { + *addr = DISP_REG_CONFIG_DSIE_SEL_IN; + value = DSI2_SEL_IN_RDMA1; } else if (cur == DDP_COMPONENT_OVL1 && next == DDP_COMPONENT_COLOR1) { *addr = DISP_REG_CONFIG_DISP_COLOR1_SEL_IN; value = COLOR1_SEL_IN_OVL1; -- 2.12.5