Received: by 2002:ac0:a581:0:0:0:0:0 with SMTP id m1-v6csp2197686imm; Thu, 21 Jun 2018 08:38:16 -0700 (PDT) X-Google-Smtp-Source: ADUXVKIUbYmDGZrRn3/bV9K9Xgsy9kf4SaU39CNcbd99rHrs6u9f992qtPrVOL3k/wkZ5JAjh6nh X-Received: by 2002:a65:6504:: with SMTP id x4-v6mr23195110pgv.131.1529595496103; Thu, 21 Jun 2018 08:38:16 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529595496; cv=none; d=google.com; s=arc-20160816; b=o11Y0EWldLbW1tj9z8TB+hJF8Zld+1PQJXv7P9YILmzyTvVVWtJUas9TOkWRQEQadw SYVCgeqMytqdJEn9BXVqm8sv8qhuTdoonKJIrk+/4W7IVApYWMEQA7kd7gVwoniMoXJH BQ+hLDIZ9lk92fvtNGFUjrvjbGWO6m3d3NyMM6dJxLfQDRNsSFsqzmFn7bHlhpJT2eWv zuuckkwe/zD6zRCZz7DYUe1DPcIIXQJBnhExL2EFUYKrezkH3sQPuzKqYcYIURqRpGPE kRqCgNJXsZzEWaLQ4XL9J90vuDa4qz6ZsliLAVjuZFHHwsaW5fK8HuwX1gJpjh1oFFAE ArsQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=IXpMgbs2D72+FU+dqt20XZbmeeg/+1SX/VqF2FBFe9g=; b=K9SFe4UshhJ/MLxP/suP1mtOMg47TsdW3bsvhrLowMbi1Pd3NNgGYiwqGJJo6vPhzc xkv2JtyHDtcu8/a713/YXVWjOhBOyQ86sfMH+/XyEGeQ5i0TkBl93Ry3DaJivTz5fS3A N2XEi6Qz78ZLv+8OwZ88v5oX2Lh6jUgPD1NU1PIbSRq4Qpa/Dcu9Zj3Dn++Y2guIL6Wv 3SNQ0iUwh066msmmriGqzzXnqSvWXFDy2Y0BzY1TPqqFfIDnJnSkDaoxOHmGUSUGsfnl CydOmE4QdWALX8kF4tW02r6QjTYy++OI+Z+8QHMS3zqhn5lL3rzRcIlcVlp/ZjWU/70V OFLg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a68-v6si4968836pfc.106.2018.06.21.08.38.01; Thu, 21 Jun 2018 08:38:16 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S933287AbeFUPhI convert rfc822-to-8bit (ORCPT + 99 others); Thu, 21 Jun 2018 11:37:08 -0400 Received: from mailoutvs49.siol.net ([185.57.226.240]:40179 "EHLO mail.siol.net" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S933188AbeFUPhG (ORCPT ); Thu, 21 Jun 2018 11:37:06 -0400 Received: from localhost (localhost [127.0.0.1]) by mail.siol.net (Postfix) with ESMTP id 1BFBA522CAC; Thu, 21 Jun 2018 17:37:03 +0200 (CEST) X-Virus-Scanned: amavisd-new at psrvmta09.zcs-production.pri Received: from mail.siol.net ([127.0.0.1]) by localhost (psrvmta09.zcs-production.pri [127.0.0.1]) (amavisd-new, port 10032) with ESMTP id QQQzZnbMlH4R; Thu, 21 Jun 2018 17:37:02 +0200 (CEST) Received: from mail.siol.net (localhost [127.0.0.1]) by mail.siol.net (Postfix) with ESMTPS id 0DAE7522C99; Thu, 21 Jun 2018 17:37:02 +0200 (CEST) Received: from jernej-laptop.localnet (unknown [194.152.15.144]) (Authenticated sender: 031275009) by mail.siol.net (Postfix) with ESMTPA id B64DB522C2A; Thu, 21 Jun 2018 17:36:58 +0200 (CEST) From: Jernej =?utf-8?B?xaBrcmFiZWM=?= To: Chen-Yu Tsai Cc: Maxime Ripard , Rob Herring , David Airlie , Gustavo Padovan , Maarten Lankhorst , Sean Paul , Mark Rutland , dri-devel , devicetree , linux-arm-kernel , linux-kernel , linux-clk , linux-sunxi Subject: Re: [linux-sunxi] Re: [PATCH v2 11/27] drm/sun4i: tcon: Add support for tcon-top gate Date: Thu, 21 Jun 2018 17:35:45 +0200 Message-ID: <2366311.u3CXHO0a4d@jernej-laptop> In-Reply-To: References: <20180612200036.21483-1-jernej.skrabec@siol.net> <2581098.bNJirayF9O@jernej-laptop> MIME-Version: 1.0 Content-Transfer-Encoding: 8BIT Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Dne četrtek, 21. junij 2018 ob 03:23:27 CEST je Chen-Yu Tsai napisal(a): > On Thu, Jun 21, 2018 at 3:37 AM, Jernej Škrabec wrote: > > Dne sobota, 16. junij 2018 ob 07:48:38 CEST je Chen-Yu Tsai napisal(a): > >> On Sat, Jun 16, 2018 at 1:33 AM, Jernej Škrabec > > > > wrote: > >> > Dne petek, 15. junij 2018 ob 19:13:17 CEST je Chen-Yu Tsai napisal(a): > >> >> On Sat, Jun 16, 2018 at 12:41 AM, Jernej Škrabec > >> >> > >> >> wrote: > >> >> > Hi, > >> >> > > >> >> > Dne petek, 15. junij 2018 ob 10:31:10 CEST je Maxime Ripard napisal(a): > >> >> >> Hi, > >> >> >> > >> >> >> On Tue, Jun 12, 2018 at 10:00:20PM +0200, Jernej Skrabec wrote: > >> >> >> > TV TCONs connected to TCON TOP have to enable additional gate in > >> >> >> > order > >> >> >> > to work. > >> >> >> > > >> >> >> > Add support for such TCONs. > >> >> >> > > >> >> >> > Signed-off-by: Jernej Skrabec > >> >> >> > --- > >> >> >> > > >> >> >> > drivers/gpu/drm/sun4i/sun4i_tcon.c | 11 +++++++++++ > >> >> >> > drivers/gpu/drm/sun4i/sun4i_tcon.h | 4 ++++ > >> >> >> > 2 files changed, 15 insertions(+) > >> >> >> > > >> >> >> > diff --git a/drivers/gpu/drm/sun4i/sun4i_tcon.c > >> >> >> > b/drivers/gpu/drm/sun4i/sun4i_tcon.c index > >> >> >> > 08747fc3ee71..0afb5a94a414 > >> >> >> > 100644 > >> >> >> > --- a/drivers/gpu/drm/sun4i/sun4i_tcon.c > >> >> >> > +++ b/drivers/gpu/drm/sun4i/sun4i_tcon.c > >> >> >> > @@ -688,6 +688,16 @@ static int sun4i_tcon_init_clocks(struct > >> >> >> > device > >> >> >> > *dev, > >> >> >> > > >> >> >> > dev_err(dev, "Couldn't get the TCON bus clock\n"); > >> >> >> > return PTR_ERR(tcon->clk); > >> >> >> > > >> >> >> > } > >> >> >> > > >> >> >> > + > >> >> >> > + if (tcon->quirks->has_tcon_top_gate) { > >> >> >> > + tcon->top_clk = devm_clk_get(dev, "tcon-top"); > >> >> >> > + if (IS_ERR(tcon->top_clk)) { > >> >> >> > + dev_err(dev, "Couldn't get the TCON TOP bus > >> >> >> > clock\n"); > >> >> >> > + return PTR_ERR(tcon->top_clk); > >> >> >> > + } > >> >> >> > + clk_prepare_enable(tcon->top_clk); > >> >> >> > + } > >> >> >> > + > >> >> >> > >> >> >> Is it required for the TCON itself to operate, or does the TCON > >> >> >> requires the TCON TOP, which in turn requires that clock to be > >> >> >> functional? > >> >> >> > >> >> >> I find it quite odd to have a clock that isn't meant for a > >> >> >> particular > >> >> >> device to actually be wired to another device. I'm not saying this > >> >> >> isn't the case, but it would be a first. > >> >> > > >> >> > Documentation doesn't say much about that gate. I did few tests and > >> >> > TCON > >> >> > registers can be read and written even if TCON TOP TV TCON gate is > >> >> > disabled. However, there is no image, as expected. > >> >> > >> >> The R40 manual does include it in the diagram, on page 504. There's > >> >> also > >> >> a > >> >> mux to select whether the clock comes directly from the CCU or the TV > >> >> encoder (a feedback mode?). I assume this is the gate you are > >> >> referring > >> >> to > >> >> here, in which case it is not a bus clock, but rather the TCON module > >> >> or > >> >> channel clock, strangely routed. > >> >> > >> >> > More interestingly, I enabled test pattern directly in TCON to > >> >> > eliminate > >> >> > influence of the mixer. As soon as I disabled that gate, test > >> >> > pattern > >> >> > on > >> >> > HDMI screen was gone, which suggest that this gate influences > >> >> > something > >> >> > inside TCON. > >> >> > > >> >> > Another test I did was that I moved enable/disable gate code to > >> >> > sun4i_tcon_channel_set_status() and it worked just as well. > >> >> > > >> >> > I'll ask AW engineer what that gate actually does, but from what I > >> >> > saw, > >> >> > I > >> >> > would say that most appropriate location to enable/disable TCON TOP > >> >> > TV > >> >> > TCON > >> >> > gate is TCON driver. Alternatively, TCON TOP driver could check if > >> >> > any > >> >> > TV > >> >> > TCON is in use and enable appropriate gate. However, that doesn't > >> >> > sound > >> >> > right to me for some reason. > >> >> > >> >> If what I said above it true, then yes, the appropriate location to > >> >> enable > >> >> it is the TCON driver, but moreover, the representation of the clock > >> >> tree > >> >> should be fixed such that the TCON takes the clock from the TCON TOP > >> >> as > >> >> its > >> >> channel/ module clock instead. That way you don't need this patch, but > >> >> you'd add another for all the clock routing. > >> > > >> > Can you be more specific? I not sure what you mean here. > >> > >> For clock related properties in the device tree: > >> > >> &tcon_top { > >> > >> clocks = <&ccu CLK_BUS_TCON_TOP>, > >> > >> <&ccu CLK_TCON_TV0>, > >> <&tve0>, > >> <&ccu CLK_TCON_TV1>, > >> <&tve1>; > >> > >> clock-names = "bus", "tcon-tv0", "tve0", "tcon-tv1", "tve1"; > >> clock-output-names = "tcon-top-tv0", "tcon-top-tv1"; > >> > >> }; > >> > >> &tcon_tv0 { > >> > >> clocks = <&ccu CLK_BUS_TCON_TV0>, <&tcon_top 0>' > >> clock-names = "ahb", "tcon-ch1"; > >> > >> }; > >> > >> A diagram would look like: > >> | This part is TCON TOP | > >> > >> v v > >> > >> CCU CLK_TCON_TV0 --|----\ | > >> > >> | mux ---- gate ----|-- TCON_TV0 > >> > >> TVE0 --------------|----/ | > >> > >> And the same goes for TCON_TV1 and TVE1. > >> > >> The user manual is a bit lacking on how TVE outputs a clock though. > > > > I didn't yet received any response on HW details from AW till now, but I > > would like to post new version of patches soon. > > > > While chaining like you described could be implemented easily, I don't > > think it really represents HW as it is. Tests showed that these two > > clocks are independent, otherwise register writes/reads wouldn't be > > possible with tcon- top gate disabled. I chose tcon-top bus clock as a > > parent becase if it is not enabled, it simply won't work. > > AFAIK with the TCONs, even when the TCON channel clock (not the bus clock) > is disabled, register accesses still work. You're right, I just tested that. > I'm saying that the TCON TOP > gate is downstream from the TCON channel clock in the CCU. These are not > related to the TCON bus clock in the CCU, which affects register access. > > Did Allwinner provide any information regarding the hierarchy of the clocks? No reponse for now. > > However, if everyone feels chaining is the best way to implement it, I'll > > do it. > > I would like to get it right and match actual hardware. My proposal is > based on my understanding from the diagrams in the user manual. So for now, your explanation is the most reasonable. Should we go ahead and implement your idea? Please note that H6 has TCON-TOP too, but it has only one LCD TCON and one TV TCON instead of two of each kind. That means we will have hole in indices (tcon_lcd0 is 1, tcon_tv0 is 3, which is aligned with R40) and different TCON- TOP binding (no tcon_tv1 channel clock), but setup is exactly the same. Best regard, Jernej