Received: by 2002:ac0:a581:0:0:0:0:0 with SMTP id m1-v6csp2002701imm; Sat, 23 Jun 2018 07:21:03 -0700 (PDT) X-Google-Smtp-Source: ADUXVKJf9ZFKUhHxqu/3NXhYf0uTJHOYvF2nrqvppyYIqjh7d6esAwR+TYudz0acZfe9QuotJ15Y X-Received: by 2002:a62:701:: with SMTP id b1-v6mr6094887pfd.252.1529763663220; Sat, 23 Jun 2018 07:21:03 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1529763663; cv=none; d=google.com; s=arc-20160816; b=jsFAsI+i/Eie+sKnRooPIodj7KltL2CDyRqerVA8tKc0Sb9FXKycCnKw71DP0KWYkr 9rSpGFqXx1TdgzAt93IfVVzyR91r8HAnqXWi+G4w+lhuFOQRs1CgdA2Jk4ME2/0ByjCq Z/jS74s8znEZdWjO+W/BXokFn5i1kJt+mBb6Z0L1oT4hZJ6SPzeqd7nyRlXzhxhtoGi6 buhKB7gN/AroLEZR0cEZPKWtCM4peJEF8eWsaWrXI6swdseoBjbm+k7czN+k3tkJOdhI r3k1tFeOtXkSfIpjZyO+FNQ/GREip+0HiwBLH6PdEVnl5aLrxh8SYR2BRr2SbDdlDyc9 9f9A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=ViLxugx1cOtzqZk/DguDc3v+GRgEv8FFiKO3Dl2nvEw=; b=IOxHhNFjpDEP+ax+e4J+9BYy2Za72Fr2bQ8EsIsEcoIRPhS5W6kCk8rnJmXaOp+hrK MZCJqhQm3dd8/WMgVVZ6uWi6+nNBo8kyXShc6pBC61HliVVNCz9wQbi807Rnq874oBQt VLpmu6xZ47JqEfmYvxmGJciKwRPzpQiC+xVd30MxTxcqJ9c8fFGq85MimIYnxdZ6dHn8 9LFEeXXZdJEY+al5rkONV28nTNwkG79mMLOdbtsI1YG5KeYkUvFm3VL2Tp6WBHDBoCeT NxY9h19SrwJpjJdTeb8OOmCQiJ9R+uzEdsfH7n7Oilq+8Hwz/XvQe0P7k50QlIXMUbWi EEPw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b="A0cj/3Oq"; dkim=pass header.i=@codeaurora.org header.s=default header.b=IVF2elBA; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 34-v6si9449975plz.479.2018.06.23.07.20.48; Sat, 23 Jun 2018 07:21:03 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b="A0cj/3Oq"; dkim=pass header.i=@codeaurora.org header.s=default header.b=IVF2elBA; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751897AbeFWOUB (ORCPT + 99 others); Sat, 23 Jun 2018 10:20:01 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:34882 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751570AbeFWOT5 (ORCPT ); Sat, 23 Jun 2018 10:19:57 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 06A3A60B13; Sat, 23 Jun 2018 14:19:56 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1529763597; bh=0N8Rad715fu9CuHZByyx5uOJCM9DTfBYBmrjTx9VDEk=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=A0cj/3OqkeJrB1au4tTjN0PMUuraOpVlJKDgyauKVE6Ivdiu/8/GYiGL53JaUNdqL 9CDRsrOXRR4bpnM29d1jY/lbuKnzdkEE14VPpHr4clQom80URAfGqIhiON4e1PFDwC SvAZ1oYGEhi2OxpCBfc8VUE6SOTOUlPPSz4XbXXI= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from tdas-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: tdas@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id B840A608C8; Sat, 23 Jun 2018 14:19:52 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1529763596; bh=0N8Rad715fu9CuHZByyx5uOJCM9DTfBYBmrjTx9VDEk=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=IVF2elBAugRI/5366I0x2pZxadjYuoiMRJVBkkPHOUCxmkND351miONnIL0ihF7Gt 1OF4o9xs2SymEfXPU3FMwFu2h00scg5eWioIcAR1uTdOPfQhT8oVE4o3R/fOa97lD/ YejnuhGXo66t7iSqkMhIfRC0K6sOax8w5iqek/i8= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org B840A608C8 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=tdas@codeaurora.org From: Taniya Das To: Stephen Boyd , Michael Turquette Cc: Andy Gross , David Brown , Rajendra Nayak , Amit Nischal , linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, Taniya Das Subject: [PATCH v3 2/3] dt-bindings: clock: Introduce QCOM Display clock bindings Date: Sat, 23 Jun 2018 19:49:26 +0530 Message-Id: <1529763567-13131-3-git-send-email-tdas@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1529763567-13131-1-git-send-email-tdas@codeaurora.org> References: <1529763567-13131-1-git-send-email-tdas@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add device tree bindings for display clock controller for Qualcomm Technology Inc's SDM845 SoCs. Signed-off-by: Taniya Das Reviewed-by: Rob Herring --- .../devicetree/bindings/clock/qcom,dispcc.txt | 19 +++++++++ include/dt-bindings/clock/qcom,dispcc-sdm845.h | 45 ++++++++++++++++++++++ 2 files changed, 64 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/qcom,dispcc.txt create mode 100644 include/dt-bindings/clock/qcom,dispcc-sdm845.h diff --git a/Documentation/devicetree/bindings/clock/qcom,dispcc.txt b/Documentation/devicetree/bindings/clock/qcom,dispcc.txt new file mode 100644 index 0000000..d639e18 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/qcom,dispcc.txt @@ -0,0 +1,19 @@ +Qualcomm Technologies, Inc. Display Clock Controller Binding +------------------------------------------------------------ + +Required properties : + +- compatible : shall contain "qcom,sdm845-dispcc" +- reg : shall contain base register location and length. +- #clock-cells : from common clock binding, shall contain 1. +- #reset-cells : from common reset binding, shall contain 1. +- #power-domain-cells : from generic power domain binding, shall contain 1. + +Example: + dispcc: clock-controller@af00000 { + compatible = "qcom,sdm845-dispcc"; + reg = <0xaf00000 0x100000>; + #clock-cells = <1>; + #reset-cells = <1>; + #power-domain-cells = <1>; + }; diff --git a/include/dt-bindings/clock/qcom,dispcc-sdm845.h b/include/dt-bindings/clock/qcom,dispcc-sdm845.h new file mode 100644 index 0000000..11eed4b --- /dev/null +++ b/include/dt-bindings/clock/qcom,dispcc-sdm845.h @@ -0,0 +1,45 @@ +/* SPDX-License-Identifier: GPL-2.0 */ +/* + * Copyright (c) 2018, The Linux Foundation. All rights reserved. + */ + +#ifndef _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H +#define _DT_BINDINGS_CLK_SDM_DISP_CC_SDM845_H + +/* DISP_CC clock registers */ +#define DISP_CC_MDSS_AHB_CLK 0 +#define DISP_CC_MDSS_AXI_CLK 1 +#define DISP_CC_MDSS_BYTE0_CLK 2 +#define DISP_CC_MDSS_BYTE0_CLK_SRC 3 +#define DISP_CC_MDSS_BYTE0_INTF_CLK 4 +#define DISP_CC_MDSS_BYTE1_CLK 5 +#define DISP_CC_MDSS_BYTE1_CLK_SRC 6 +#define DISP_CC_MDSS_BYTE1_INTF_CLK 7 +#define DISP_CC_MDSS_ESC0_CLK 8 +#define DISP_CC_MDSS_ESC0_CLK_SRC 9 +#define DISP_CC_MDSS_ESC1_CLK 10 +#define DISP_CC_MDSS_ESC1_CLK_SRC 11 +#define DISP_CC_MDSS_MDP_CLK 12 +#define DISP_CC_MDSS_MDP_CLK_SRC 13 +#define DISP_CC_MDSS_MDP_LUT_CLK 14 +#define DISP_CC_MDSS_PCLK0_CLK 15 +#define DISP_CC_MDSS_PCLK0_CLK_SRC 16 +#define DISP_CC_MDSS_PCLK1_CLK 17 +#define DISP_CC_MDSS_PCLK1_CLK_SRC 18 +#define DISP_CC_MDSS_ROT_CLK 19 +#define DISP_CC_MDSS_ROT_CLK_SRC 20 +#define DISP_CC_MDSS_RSCC_AHB_CLK 21 +#define DISP_CC_MDSS_RSCC_VSYNC_CLK 22 +#define DISP_CC_MDSS_VSYNC_CLK 23 +#define DISP_CC_MDSS_VSYNC_CLK_SRC 24 +#define DISP_CC_PLL0 25 +#define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC 26 +#define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC 27 + +/* DISP_CC Reset */ +#define DISP_CC_MDSS_RSCC_BCR 0 + +/* DISP_CC GDSCR */ +#define MDSS_GDSC 0 + +#endif -- Qualcomm INDIA, on behalf of Qualcomm Innovation Center, Inc.is a member of the Code Aurora Forum, hosted by the Linux Foundation.