Received: by 2002:ac0:a581:0:0:0:0:0 with SMTP id m1-v6csp6486008imm; Wed, 27 Jun 2018 08:23:52 -0700 (PDT) X-Google-Smtp-Source: AAOMgpdHui7hjMwqeN9nKOlObQ4aIeWliJbfCkjQZ4jPspYRGE9lnlffbZZg93sUAN2hYyS5h6KC X-Received: by 2002:a65:5205:: with SMTP id o5-v6mr4344968pgp.108.1530113032541; Wed, 27 Jun 2018 08:23:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1530113032; cv=none; d=google.com; s=arc-20160816; b=bbNvT214kXwU7R9PP2rypCTbnlni9l8VeYRh5ft7Hk718q6KlV5V+lga+qjoW5TvCk SU2w8XqrUaOLE7Q6/h00WhtY8bChVweyFzrJhFAgkmTJ87zwAQt3fM5+O6i+juiiZfkZ 6vtz/W0VlIQ/aXyul5+RAZHPpdYpB5DbEz1t/vXX/7E/dlPAG/DEsIuH4QT7r4DzxeGf 1hQJEmxJV+q0fjELSk8pzBdHY427gbmDJIyvHGp71AKLcp4p5s2QZTvCXuOEWelfMzBz GXFHjfeuI7dBUQ80vg4EWO3awdB68OAXghLr3NrE8i9usCFfgwoiHlx9bUmXEo0np3yz WNBg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :arc-authentication-results; bh=eNX9mVLXtPxN2RkNtoU7SZ+oICTfY0sYPs7pqTQBWc0=; b=NUstCgzimRsNdU8UlE2o3bP1JywtqwHwyAlFP51/v8UuCQpWz8RbSWlAipFsSUl0ky aOqhDsHnMwNj7SrHycF4eq6m6KMye9KKp6IARoVlyBFkSjlKsNNoCtT9pHrlvqJpp11d wALtPHjgp3XWCdvx/CthEfGBieIlmL7WdySFzKiGyX9BpAAL4e13bE7y88kWn15pccXy Z0ac6QprMRlMEKen1Du8TqzfhMXR0wYwq6+zVdGASA6+Olptm2f46q06b3CuhZRD2UFZ Y4BOTbb9muTuOev+C1UEjCW1Iufa1lu8hm2EvedTdUgwfnKD1v3VMRS2S3JPWQLu2F2s dJfA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 12-v6si4089614pft.235.2018.06.27.08.23.38; Wed, 27 Jun 2018 08:23:52 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S965542AbeF0PCG (ORCPT + 99 others); Wed, 27 Jun 2018 11:02:06 -0400 Received: from smtp07.smtpout.orange.fr ([80.12.242.129]:36361 "EHLO smtp.smtpout.orange.fr" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S965204AbeF0PCF (ORCPT ); Wed, 27 Jun 2018 11:02:05 -0400 Received: from belgarion.home ([90.55.203.186]) by mwinf5d42 with ME id 3r1s1y00A41oiFu03r1xtT; Wed, 27 Jun 2018 17:02:03 +0200 X-ME-Helo: belgarion.home X-ME-Auth: amFyem1pay5yb2JlcnRAb3JhbmdlLmZy X-ME-Date: Wed, 27 Jun 2018 17:02:03 +0200 X-ME-IP: 90.55.203.186 From: Robert Jarzmik To: Daniel Mack , Haojian Zhuang , Robert Jarzmik , Rob Herring , Mark Rutland , Michael Turquette , Stephen Boyd Cc: linux-arm-kernel@lists.infradead.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org Subject: [PATCH v3 1/2] clk: pxa: export 32kHz PLL Date: Wed, 27 Jun 2018 17:01:49 +0200 Message-Id: <20180627150150.23951-1-robert.jarzmik@free.fr> X-Mailer: git-send-email 2.11.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This clock is especially used by the RTC driver, so export it so that devicetree users can use it. Signed-off-by: Robert Jarzmik --- Since v2: fix missing parenthesis in clk-pxa25x.c and clk-pxa3xx.c --- drivers/clk/pxa/clk-pxa25x.c | 6 ++++-- drivers/clk/pxa/clk-pxa27x.c | 7 ++++--- drivers/clk/pxa/clk-pxa3xx.c | 7 ++++--- include/dt-bindings/clock/pxa-clock.h | 3 ++- 4 files changed, 14 insertions(+), 9 deletions(-) diff --git a/drivers/clk/pxa/clk-pxa25x.c b/drivers/clk/pxa/clk-pxa25x.c index 6416c1f8e632..e88f8e01fe3a 100644 --- a/drivers/clk/pxa/clk-pxa25x.c +++ b/drivers/clk/pxa/clk-pxa25x.c @@ -292,8 +292,10 @@ static void __init pxa25x_register_plls(void) { clk_register_fixed_rate(NULL, "osc_3_6864mhz", NULL, CLK_GET_RATE_NOCACHE, 3686400); - clk_register_fixed_rate(NULL, "osc_32_768khz", NULL, - CLK_GET_RATE_NOCACHE, 32768); + clkdev_pxa_register(CLK_OSC32k768, "osc_32_768khz", NULL, + clk_register_fixed_rate(NULL, "osc_32_768khz", NULL, + CLK_GET_RATE_NOCACHE, + 32768)); clk_register_fixed_rate(NULL, "clk_dummy", NULL, 0, 0); clk_register_fixed_factor(NULL, "ppll_95_85mhz", "osc_3_6864mhz", 0, 26, 1); diff --git a/drivers/clk/pxa/clk-pxa27x.c b/drivers/clk/pxa/clk-pxa27x.c index 25a30194d27a..d40b63e7bbce 100644 --- a/drivers/clk/pxa/clk-pxa27x.c +++ b/drivers/clk/pxa/clk-pxa27x.c @@ -314,9 +314,10 @@ static void __init pxa27x_register_plls(void) clk_register_fixed_rate(NULL, "osc_13mhz", NULL, CLK_GET_RATE_NOCACHE, 13 * MHz); - clk_register_fixed_rate(NULL, "osc_32_768khz", NULL, - CLK_GET_RATE_NOCACHE, - 32768 * KHz); + clkdev_pxa_register(CLK_OSC32k768, "osc_32_768khz", NULL, + clk_register_fixed_rate(NULL, "osc_32_768khz", NULL, + CLK_GET_RATE_NOCACHE, + 32768 * KHz)); clk_register_fixed_rate(NULL, "clk_dummy", NULL, 0, 0); clk_register_fixed_factor(NULL, "ppll_312mhz", "osc_13mhz", 0, 24, 1); } diff --git a/drivers/clk/pxa/clk-pxa3xx.c b/drivers/clk/pxa/clk-pxa3xx.c index 2d126df2bccd..7aa120c3bd08 100644 --- a/drivers/clk/pxa/clk-pxa3xx.c +++ b/drivers/clk/pxa/clk-pxa3xx.c @@ -286,9 +286,10 @@ static void __init pxa3xx_register_plls(void) clk_register_fixed_rate(NULL, "osc_13mhz", NULL, CLK_GET_RATE_NOCACHE, 13 * MHz); - clk_register_fixed_rate(NULL, "osc_32_768khz", NULL, - CLK_GET_RATE_NOCACHE, - 32768); + clkdev_pxa_register(CLK_OSC32k768, "osc_32_768khz", NULL, + clk_register_fixed_rate(NULL, "osc_32_768khz", NULL, + CLK_GET_RATE_NOCACHE, + 32768)); clk_register_fixed_rate(NULL, "ring_osc_120mhz", NULL, CLK_GET_RATE_NOCACHE, 120 * MHz); diff --git a/include/dt-bindings/clock/pxa-clock.h b/include/dt-bindings/clock/pxa-clock.h index e65803b1dc7e..0b0fd2b01538 100644 --- a/include/dt-bindings/clock/pxa-clock.h +++ b/include/dt-bindings/clock/pxa-clock.h @@ -72,6 +72,7 @@ #define CLK_USIM 58 #define CLK_USIM1 59 #define CLK_USMI0 60 -#define CLK_MAX 61 +#define CLK_OSC32k768 61 +#define CLK_MAX 62 #endif -- 2.11.0