Received: by 2002:ac0:a581:0:0:0:0:0 with SMTP id m1-v6csp3666690imm; Mon, 2 Jul 2018 03:27:09 -0700 (PDT) X-Google-Smtp-Source: AAOMgpeqo4RzltLPNIuM/g26ut6fy+HLG6hAXlTV2j33oAnPeDLkVgXzRNsJX1xfeEj49je77U7V X-Received: by 2002:a17:902:7888:: with SMTP id q8-v6mr20179106pll.79.1530527229043; Mon, 02 Jul 2018 03:27:09 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1530527229; cv=none; d=google.com; s=arc-20160816; b=VI5MyiTiZjrGBABrOSKcM5BwTD4v4qanJqua9vC1C1ymXLEEIpdQdoLlUh3Wb9eE13 f99wNO8vOLEB0ylfLTK3XAI6G/XDyQwgNO/hwKBj/MMsRLCZMjmwzy+RH0BK1IR+02Oz nw6ci55vNt4hWCFGKlKKBD9Wq83yLanreCf93zpWccD1zutHF7bijOozIwMIVARPskJD X/OLnXVjQesMPo2WVkKiLsho1HVEggj9kDWO9jQmmXJZvWAMPbQQ4yw7ePB1YNzT9jAL tyXD4murNx2tSiLBh0nYpc4o/kTRkVuFjExhNEPcYH6WQ+Afb0dQ2HlK97HdpmGH6rOE VUsQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:arc-authentication-results; bh=eIMMf5noa8rw5cB35xCTzrzaWHbefD50fzDT3So1isc=; b=F146KEoY9jgKN1/PW7snlyysMrL8NUH01s87Dn+100mVYkQ9eHEYGNgEAtpZyJcduq QL134tqrLcMzlzaS8uwuvbKKG42KLoSch25eJVyREkDRV8K3/KLkeM66DQdGkPysoiQk hicaqaNhB9lGILfkw46A4rzMH0fGR2HNWEoS+cnKRMTr6CYSaxEI920Tpjkk0RZpzeTL RTZYWJ3QD3DZjrMRfIMoWeFFUQK8Zc40m4715kRWgf0eIuyd3II0+qjLwcx0Cer79Bb2 PNONKgSQEM0mFD88LHYl7FQ9QshTmfu2i51xAoLD4jO9ElGvRdsYRojnJ14lY4zbUpSp MQtA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a9-v6si14114953pgf.380.2018.07.02.03.26.54; Mon, 02 Jul 2018 03:27:09 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S965502AbeGBKZn (ORCPT + 99 others); Mon, 2 Jul 2018 06:25:43 -0400 Received: from foss.arm.com ([217.140.101.70]:56878 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S965239AbeGBKZk (ORCPT ); Mon, 2 Jul 2018 06:25:40 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 5257218A; Mon, 2 Jul 2018 03:25:40 -0700 (PDT) Received: from [10.1.206.73] (en101.cambridge.arm.com [10.1.206.73]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 3D7323F5BA; Mon, 2 Jul 2018 03:25:38 -0700 (PDT) Subject: Re: [PATCH v3 07/20] kvm: arm/arm64: Prepare for VM specific stage2 translations To: Marc Zyngier , linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org, kvm@vger.kernel.org, kvmarm@lists.cs.columbia.edu, james.morse@arm.com, cdall@kernel.org, eric.auger@redhat.com, julien.grall@arm.com, will.deacon@arm.com, catalin.marinas@arm.com, punit.agrawal@arm.com, qemu-devel@nongnu.org References: <1530270944-11351-1-git-send-email-suzuki.poulose@arm.com> <1530270944-11351-8-git-send-email-suzuki.poulose@arm.com> <6a51d7dd-7bbe-5ea5-4498-26b5e290d9a6@arm.com> From: Suzuki K Poulose Message-ID: <176bec38-724b-0206-31dc-a4a7bffdf2d0@arm.com> Date: Mon, 2 Jul 2018 11:25:36 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:52.0) Gecko/20100101 Thunderbird/52.8.0 MIME-Version: 1.0 In-Reply-To: <6a51d7dd-7bbe-5ea5-4498-26b5e290d9a6@arm.com> Content-Type: text/plain; charset=us-ascii; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 02/07/18 11:12, Marc Zyngier wrote: > On 29/06/18 12:15, Suzuki K Poulose wrote: >> Right now the stage2 page table for a VM is hard coded, assuming >> an IPA of 40bits. As we are about to add support for per VM IPA, >> prepare the stage2 page table helpers to accept the kvm instance >> to make the right decision for the VM. No functional changes. >> Adds stage2_pgd_size(kvm) to replace S2_PGD_SIZE. Also, moves >> some of the definitions dependent on kvm instance to asm/kvm_mmu.h >> for arm32. In that process drop the _AC() specifier constants >> >> Cc: Marc Zyngier >> Cc: Christoffer Dall >> Signed-off-by: Suzuki K Poulose >> --- >> Changes since V2: >> - Update commit description abuot the movement to asm/kvm_mmu.h >> for arm32 >> - Drop _AC() specifiers >> --- >> arch/arm/include/asm/kvm_arm.h | 3 +- >> arch/arm/include/asm/kvm_mmu.h | 15 +++- >> arch/arm/include/asm/stage2_pgtable.h | 42 ++++----- >> arch/arm64/include/asm/kvm_mmu.h | 7 +- >> arch/arm64/include/asm/stage2_pgtable-nopmd.h | 18 ++-- >> arch/arm64/include/asm/stage2_pgtable-nopud.h | 16 ++-- >> arch/arm64/include/asm/stage2_pgtable.h | 49 ++++++----- >> virt/kvm/arm/arm.c | 2 +- >> virt/kvm/arm/mmu.c | 119 +++++++++++++------------- >> virt/kvm/arm/vgic/vgic-kvm-device.c | 2 +- >> 10 files changed, 148 insertions(+), 125 deletions(-) >> >> diff --git a/arch/arm/include/asm/kvm_arm.h b/arch/arm/include/asm/kvm_arm.h >> index 3ab8b37..c3f1f9b 100644 >> --- a/arch/arm/include/asm/kvm_arm.h >> +++ b/arch/arm/include/asm/kvm_arm.h >> @@ -133,8 +133,7 @@ >> * space. >> */ >> #define KVM_PHYS_SHIFT (40) >> -#define KVM_PHYS_SIZE (_AC(1, ULL) << KVM_PHYS_SHIFT) >> -#define KVM_PHYS_MASK (KVM_PHYS_SIZE - _AC(1, ULL)) >> + >> #define PTRS_PER_S2_PGD (_AC(1, ULL) << (KVM_PHYS_SHIFT - 30)) >> >> /* Virtualization Translation Control Register (VTCR) bits */ >> diff --git a/arch/arm/include/asm/kvm_mmu.h b/arch/arm/include/asm/kvm_mmu.h >> index 8553d68..f36eb20 100644 >> --- a/arch/arm/include/asm/kvm_mmu.h >> +++ b/arch/arm/include/asm/kvm_mmu.h >> @@ -36,15 +36,19 @@ >> }) >> >> /* >> - * KVM_MMU_CACHE_MIN_PAGES is the number of stage2 page table translation levels. >> + * kvm_mmu_cache_min_pages() is the number of stage2 page >> + * table translation levels, excluding the top level, for >> + * the given VM. Since we have a 3 level page-table, this >> + * is fixed. > > I find this comment quite confusing: number of levels, but excluding the > top one? The original one was just as bad, to be honest. > > Can't we just say: "kvm_mmu_cache_min_page() is the number of pages > required to install a stage-2 translation"? Yes, that is much better. Will change it. >> diff --git a/arch/arm64/include/asm/stage2_pgtable.h b/arch/arm64/include/asm/stage2_pgtable.h >> index 8b68099..057a405 100644 >> --- a/arch/arm64/include/asm/stage2_pgtable.h >> +++ b/arch/arm64/include/asm/stage2_pgtable.h >> @@ -65,10 +65,10 @@ >> #define PTRS_PER_S2_PGD (1 << (KVM_PHYS_SHIFT - S2_PGDIR_SHIFT)) >> >> /* >> - * KVM_MMU_CACHE_MIN_PAGES is the number of stage2 page table translation >> + * kvm_mmmu_cache_min_pages is the number of stage2 page table translation >> * levels in addition to the PGD. >> */ >> -#define KVM_MMU_CACHE_MIN_PAGES (STAGE2_PGTABLE_LEVELS - 1) >> +#define kvm_mmu_cache_min_pages(kvm) (STAGE2_PGTABLE_LEVELS - 1) > > Same comment as for the 32bit case. > >> >> > > Otherwise: > > Acked-by: Marc Zyngier Thanks Suzuki