Received: by 2002:ac0:a581:0:0:0:0:0 with SMTP id m1-v6csp1453218imm; Tue, 3 Jul 2018 11:23:15 -0700 (PDT) X-Google-Smtp-Source: AAOMgpfbCrzfE1tGZGyV+Q+PIP+vGuSXG/0og6tHxFNeeKi0niieLzvJWJirzEo/i4bwBhshfjWr X-Received: by 2002:a62:9b57:: with SMTP id r84-v6mr30541219pfd.6.1530642195264; Tue, 03 Jul 2018 11:23:15 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1530642195; cv=none; d=google.com; s=arc-20160816; b=qs4+IcYUbVgS5Mv/AylSBIHwsxQKW3Yz5DMKO9ZJufEB7HPCW2OQxsg8rrWNQZLcms RfCV51NG/HgvQ7btoYJwqAdTmv7/6JYrWn5l6J7H6aR1Qzd/XdK/KCncIm4snFLORvbV F/DTwVjse0MaCHXLAtD+hTQSCIp+PSFPjbdU26g+/17b7tBfQgNaRXTtb8eF7zfYJvxJ efL5YHk9+l/FfbDGhS84nN5ZMKuONPuzDwzByQS2cFoz+bLRCLh87sxNugKXQWwILxeN vMwQualP+OtfmF4rzy7S6PBPWdlpj493Z7NcAXUva7ZOZugoLrmmsS5xreH3T5s6rSjZ CLfA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=Vg2R2Ct4eMYg2mfCgtKzPlIxhu0InwXfGSc7KyrpKOo=; b=Of4mn0ty0S7sKLsUM/bOSBGnRChI3kglYvmIrKnvEx55D8XzNJV453uMyofCegpNfc RIXCnkwfrv2kjXqyK8jfgLuzvV+2aXaxhjc8qG2lDEJIAVRbbtPirs6dK1BnqvDK3U59 7PMXPQjHkum0GOVrjzZeYluC1PLmBX9lig7XOQWYt1SQZHrj9iHIwIXOUmnRFJlVOCnY xXRqsEHkwQh2ZFsN6FqIkwlP5wZipA2y1roV6fnLhfn8kc2l6qBcZ2pALNg11oGAF1LM YqagPuu+C0aKPODqJgZ/PDDtgcCdT/xMzmOVQ8OofVlChhkUzoS1Gdkv0pkV2QXRodbT +kRA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id s14-v6si1357282pgc.617.2018.07.03.11.23.00; Tue, 03 Jul 2018 11:23:15 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S934521AbeGCSWH (ORCPT + 99 others); Tue, 3 Jul 2018 14:22:07 -0400 Received: from mga05.intel.com ([192.55.52.43]:65439 "EHLO mga05.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S934309AbeGCSWF (ORCPT ); Tue, 3 Jul 2018 14:22:05 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga006.fm.intel.com ([10.253.24.20]) by fmsmga105.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 03 Jul 2018 11:22:04 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.51,304,1526367600"; d="scan'208";a="242707926" Received: from cdikicix-mobl.ger.corp.intel.com (HELO localhost) ([10.249.254.69]) by fmsmga006.fm.intel.com with ESMTP; 03 Jul 2018 11:21:57 -0700 From: Jarkko Sakkinen To: x86@kernel.org, platform-driver-x86@vger.kernel.org Cc: dave.hansen@intel.com, sean.j.christopherson@intel.com, nhorman@redhat.com, npmccallum@redhat.com, linux-sgx@vger.kernel.org, Kai Huang , Thomas Gleixner , Ingo Molnar , "H. Peter Anvin" , Borislav Petkov , David Woodhouse , Konrad Rzeszutek Wilk , Janakarajan Natarajan , Tom Lendacky , linux-kernel@vger.kernel.org (open list:X86 ARCHITECTURE (32-BIT AND 64-BIT)) Subject: [PATCH v12 02/13] x86/sgx: add SGX definitions to cpufeature Date: Tue, 3 Jul 2018 21:19:47 +0300 Message-Id: <20180703182118.15024-3-jarkko.sakkinen@linux.intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20180703182118.15024-1-jarkko.sakkinen@linux.intel.com> References: <20180703182118.15024-1-jarkko.sakkinen@linux.intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Kai Huang Added X86_FEATURE_SGX and X86_FEATURE_SGX_LC definitions that define the bits CPUID level 7 bits for determining whether the CPU supports SGX and launch configuration other than the Intel proprietary key. If this the case, IA32_SGXLEPUBKEYHASHn MSRs (0 < n < 4) are available for defining the root key for enclaves. Signed-off-by: Kai Huang --- arch/x86/include/asm/cpufeatures.h | 2 ++ 1 file changed, 2 insertions(+) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index fb00a2fca990..54d5269e1b86 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -234,6 +234,7 @@ /* Intel-defined CPU features, CPUID level 0x00000007:0 (EBX), word 9 */ #define X86_FEATURE_FSGSBASE ( 9*32+ 0) /* RDFSBASE, WRFSBASE, RDGSBASE, WRGSBASE instructions*/ #define X86_FEATURE_TSC_ADJUST ( 9*32+ 1) /* TSC adjustment MSR 0x3B */ +#define X86_FEATURE_SGX ( 9*32+ 2) /* Software Guard Extensions */ #define X86_FEATURE_BMI1 ( 9*32+ 3) /* 1st group bit manipulation extensions */ #define X86_FEATURE_HLE ( 9*32+ 4) /* Hardware Lock Elision */ #define X86_FEATURE_AVX2 ( 9*32+ 5) /* AVX2 instructions */ @@ -327,6 +328,7 @@ #define X86_FEATURE_LA57 (16*32+16) /* 5-level page tables */ #define X86_FEATURE_RDPID (16*32+22) /* RDPID instruction */ #define X86_FEATURE_CLDEMOTE (16*32+25) /* CLDEMOTE instruction */ +#define X86_FEATURE_SGX_LC (16*32+30) /* supports SGX launch configuration */ /* AMD-defined CPU features, CPUID level 0x80000007 (EBX), word 17 */ #define X86_FEATURE_OVERFLOW_RECOV (17*32+ 0) /* MCA overflow recovery support */ -- 2.17.1