Received: by 2002:ac0:a591:0:0:0:0:0 with SMTP id m17-v6csp431358imm; Sat, 7 Jul 2018 00:10:41 -0700 (PDT) X-Google-Smtp-Source: AAOMgpdO/Z19zWfzPW/nnEq6MMBvqneY4d1Dq58I1boOFyVXEg4aB7q1/sUvfAqO4sfjcvIqgFNa X-Received: by 2002:a62:3cd7:: with SMTP id b84-v6mr13450639pfk.183.1530947441827; Sat, 07 Jul 2018 00:10:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1530947441; cv=none; d=google.com; s=arc-20160816; b=ZdbUFM/NsYj7kIXnmyNzi+pKROzeyX7BOGfmoRR7ADlTIzK6tPA7aykAeoAwZyxr4Q cca4pXkwr95JRfOJe6rWJa8AMX4YciMvweGuuwpswm0FxZ8EiiO/ZJcGpVBBmWHHcNPU kxVvb6VHMvZpew8RYilqmP2r4tFOSGfjqmgxbiSVXr1MXyZFPpMHlfeoAnsgzBoyRwns mVpTOoZjVkeCiyYQ092M890ue0XXDrPYxE9s/PmGlfzaM6zXVio8kmWezTdqPkSB234W ScHQcZbUHtwUbST/OD4747pjFIGfPLntosOHHhzaxhDFqqc+/e7+E6dsatSw8fgScQFv 9MOw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:content-disposition :mime-version:message-id:subject:cc:to:from:date:dkim-signature :arc-authentication-results; bh=kHvoiHgfdln5mZzhDGOPkzQdXH8ARnVhaxUZZILuCKs=; b=ZFgD3eMQFgQJBizwod26c2t/EaiBc09wCEdD57MrSBivE74mYc5UNSlGcpErMLyVM8 jC1BNEEWavatY5Wxb/mwKeB1eQMEe8N8IY6YyGu40WSLtMXw4clM6kOyOeBuLwcyFxMA DRLMHqExgHj/QBX+5yEUV4jIjSAJDCOn2DxSWJcnIaFFfcVyHq6I1N60IIrRZRPsargE g2dlXg2JoUnDBLVtOVmyUblIpKChRIfaxkVUbHurYLzfG+mFlaGqkXB6CMpYCl1gQ1uy M9eaIncCQROYTiZ7v0tmwGo2awx505ZPdMz3g3Ies2uFeyr/jEOZ/u/ep3si/7+CD+6N JsEQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=qs5EhNcN; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j38-v6si9655020pgj.613.2018.07.07.00.10.27; Sat, 07 Jul 2018 00:10:41 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=qs5EhNcN; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753173AbeGGHJ0 (ORCPT + 99 others); Sat, 7 Jul 2018 03:09:26 -0400 Received: from mail-qk0-f193.google.com ([209.85.220.193]:37011 "EHLO mail-qk0-f193.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1750990AbeGGHJV (ORCPT ); Sat, 7 Jul 2018 03:09:21 -0400 Received: by mail-qk0-f193.google.com with SMTP id t79-v6so7426372qke.4 for ; Sat, 07 Jul 2018 00:09:21 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=date:from:to:cc:subject:message-id:mime-version:content-disposition :user-agent; bh=kHvoiHgfdln5mZzhDGOPkzQdXH8ARnVhaxUZZILuCKs=; b=qs5EhNcN60yKMSUgLBCSURONPpPHRC97dfW4YOFh9xDrcaE0Wmx9Q1/mRZV+9g22Sb 9FnJAj2kGPYr/EsDVTT/qRjzs9tSO+YT90Ogv3io3qNZdQOAivIH+zCZiFMIo+uZ9+AL rLa3rd1o9dFtCn4mojgcCwz8xnSWRv4T4tQ4PXTm28DsoLs3M1W65JRgMgWVuNiC9oZx JU3hEkxUUmHSfPA8lPSivavyLpnMw3s/MGXLmyc8yViQNe8rh9gei0k+Lqqr/MFhW44U jIcG7P4bBRnwFW6YBbusZojtgUZO7rG+dyQYhC/SBoFrUVnii9fgagL+oNx/9T3Jt1uX g/rA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:mime-version :content-disposition:user-agent; bh=kHvoiHgfdln5mZzhDGOPkzQdXH8ARnVhaxUZZILuCKs=; b=QGJ0u3Z3JhYg+tLbjY59LulKGeoa9xxh08WdFgivSAbSbKEjiMxsuNMAWnBbszK5OP H3W+Ljx44/DT6riT+GBMPBSVlkesgKbU/7ImFM7iV4LqkbEEyigWqIkIzYIr96Oj7+XN 1eJvi9twww0Whv/IDe9VS1zMSr7AERmGOxx4Uhgw8IvO3jWvT9oAxcRN54G/s5Su58kj zpzqKNpbCE8qaL0IdK78atWCLInwn3+y+ZKw6AqMHX7g06vsKw8f/heGO4Adjn5lor3V CwfX9W70mxaKCmhR/diOFUhcHImtAwKfSE244QpKZ/A1v8oUCjrHBuNoTpp80/aotCeX kELQ== X-Gm-Message-State: APt69E0n2CFAaXncetkJ99ijJzdXtUh+w690DcG3yOcc8oeiyny//0LK HSDCvnpdgnF5NQADAvSBr1WGws967MI= X-Received: by 2002:a37:ad0f:: with SMTP id f15-v6mr11461267qkm.255.1530947361286; Sat, 07 Jul 2018 00:09:21 -0700 (PDT) Received: from peter-ThinkPad-X220-Tablet (pool-108-18-228-108.washdc.fios.verizon.net. [108.18.228.108]) by smtp.gmail.com with ESMTPSA id t17-v6sm3880106qtp.96.2018.07.07.00.09.20 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Sat, 07 Jul 2018 00:09:20 -0700 (PDT) Date: Sat, 7 Jul 2018 03:09:19 -0400 From: Peter Vernia To: peter.vernia@gmail.com Cc: gregkh@linuxfoundation.org, neil@brown.name, peter.vernia@gmail.com, blogic@openwrt.org, sankalpnegi2310@gmail.com, christian@lkamp.de, devel@driverdev.osuosl.org, linux-kernel@vger.kernel.org Subject: [PATCH 3/4] staging: mt7621-pci: Add spaces after commas in pci-mt7621.c Message-ID: <20180707070919.GA26584@peter-ThinkPad-X220-Tablet> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline User-Agent: Mutt/1.5.24 (2015-08-30) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Adds spaces after commas in parameter lists in pci-mt7621.c Signed-off-by: Peter Vernia --- drivers/staging/mt7621-pci/pci-mt7621.c | 16 ++++++++-------- 1 file changed, 8 insertions(+), 8 deletions(-) diff --git a/drivers/staging/mt7621-pci/pci-mt7621.c b/drivers/staging/mt7621-pci/pci-mt7621.c index c7932ae..3c7978e 100644 --- a/drivers/staging/mt7621-pci/pci-mt7621.c +++ b/drivers/staging/mt7621-pci/pci-mt7621.c @@ -399,10 +399,10 @@ set_phy_for_ssc(void) if (reg >= 6) { printk("***** Xtal 25MHz *****\n"); set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x4bc), 4, 2, 0x01); // RG_PE1_H_PLL_FBKSEL //Feedback clock select - set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x49c), 0,31, 0x18000000); // RG_PE1_H_LCDDS_PCW_NCPO //DDS NCPO PCW (for host mode) - set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x4a4), 0,16, 0x18d); // RG_PE1_H_LCDDS_SSC_PRD //DDS SSC dither period control - set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x4a8), 0,12, 0x4a); // RG_PE1_H_LCDDS_SSC_DELTA //DDS SSC dither amplitude control - set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x4a8), 16,12, 0x4a); // RG_PE1_H_LCDDS_SSC_DELTA1 //DDS SSC dither amplitude control for initial + set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x49c), 0, 31, 0x18000000); // RG_PE1_H_LCDDS_PCW_NCPO //DDS NCPO PCW (for host mode) + set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x4a4), 0, 16, 0x18d); // RG_PE1_H_LCDDS_SSC_PRD //DDS SSC dither period control + set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x4a8), 0, 12, 0x4a); // RG_PE1_H_LCDDS_SSC_DELTA //DDS SSC dither amplitude control + set_pcie_phy((u32 *)(RALINK_PCIEPHY_P0P1_CTL_OFFSET + 0x4a8), 16, 12, 0x4a); // RG_PE1_H_LCDDS_SSC_DELTA1 //DDS SSC dither amplitude control for initial } else { printk("***** Xtal 20MHz *****\n"); } @@ -436,10 +436,10 @@ set_phy_for_ssc(void) set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x490), 6, 2, 0x00); // RG_PE1_H_PLL_PREDIV //Pre-divider ratio (for host mode) if (reg >= 6) { // 25MHz Xtal set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4bc), 4, 2, 0x01); // RG_PE1_H_PLL_FBKSEL //Feedback clock select - set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x49c), 0,31, 0x18000000); // RG_PE1_H_LCDDS_PCW_NCPO //DDS NCPO PCW (for host mode) - set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4a4), 0,16, 0x18d); // RG_PE1_H_LCDDS_SSC_PRD //DDS SSC dither period control - set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4a8), 0,12, 0x4a); // RG_PE1_H_LCDDS_SSC_DELTA //DDS SSC dither amplitude control - set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4a8), 16,12, 0x4a); // RG_PE1_H_LCDDS_SSC_DELTA1 //DDS SSC dither amplitude control for initial + set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x49c), 0, 31, 0x18000000); // RG_PE1_H_LCDDS_PCW_NCPO //DDS NCPO PCW (for host mode) + set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4a4), 0, 16, 0x18d); // RG_PE1_H_LCDDS_SSC_PRD //DDS SSC dither period control + set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4a8), 0, 12, 0x4a); // RG_PE1_H_LCDDS_SSC_DELTA //DDS SSC dither amplitude control + set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4a8), 16, 12, 0x4a); // RG_PE1_H_LCDDS_SSC_DELTA1 //DDS SSC dither amplitude control for initial } } set_pcie_phy((u32 *)(RALINK_PCIEPHY_P2_CTL_OFFSET + 0x4a0), 5, 1, 0x01); // RG_PE1_LCDDS_CLK_PH_INV //DDS clock inversion -- 2.7.4