Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp100704imm; Sun, 8 Jul 2018 20:39:10 -0700 (PDT) X-Google-Smtp-Source: AAOMgpcHVnVYaniRqBGQbVdS54aJRMRpGb8XAuaRimpt63P8bVDPBRK4xh55bp+Lul+flKy8rKJE X-Received: by 2002:a62:90d4:: with SMTP id q81-v6mr19838716pfk.37.1531107550503; Sun, 08 Jul 2018 20:39:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531107550; cv=none; d=google.com; s=arc-20160816; b=JfaTU1IulCnGmfID4v7UixZJBlQfvGxGExdH/OoO+5i97CNxPGJM+jLn1z629baYJu znIoEe2A9ieeSoH7ljQnFlJ8mCSB++Ttnnypf5GurtUcTd1/EPhz3M5DoQfKpSQwSdUg 168+lBiZHkb33PBwgjHjUnKiwU7r8L+9Crl902tPwOGb6+n2IB8H82s7NAlYqDHUHlHR cdxcodk4saR93bpSBBemf0PN9rmrk/oS2bA9MNHl7OZ5uNwXlbEeKoW+iW5WxSC062Fi mRhNTyCIR5YiNTSu3s2m08/VwNjcPRlSKJ28nLyhigjmnFmahGue7c50VlX3AzuCYzRX /gOA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dmarc-filter :dkim-signature:dkim-signature:arc-authentication-results; bh=Gg30bgLU/A2hDiLPTWjqy26VLCH5tP1mOrOu5JEsazw=; b=HkeVVv7f4qgqQmQzR8Mu6dGnZygMNa4qMV5UG24WbvtgIAUcTd6cXecrBdv6coE6U8 S3073kcR37Djcv9yt1InTVnrFJFQMQ0Svtg96IFOkcNf//dunNsh6jqXXGmikmG4A0wT 3RSdhXLpninXlQ4goq2iay1+W/Lnm9IW8FPztyuWy3isIG8FJlh1+H1Bv+GHkbxG//pE nNT/1ahAqx+LP0gVfSEByfzYUirUvWkvlgIxSqqSnmx17jhLLcrQakZPwT0GNZrwQ7yu lqLDuvxhULMDIVUQ58ksv6FUDhuwjJCwVkmjFmXyq/+p7DEbBggPI3YJIe01Y2V7HHPJ hUlQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=duTWoXHa; dkim=pass header.i=@codeaurora.org header.s=default header.b=W6jrFafh; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q66-v6si852896pfk.268.2018.07.08.20.38.54; Sun, 08 Jul 2018 20:39:10 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=duTWoXHa; dkim=pass header.i=@codeaurora.org header.s=default header.b=W6jrFafh; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S933294AbeGIDiO (ORCPT + 99 others); Sun, 8 Jul 2018 23:38:14 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:41418 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932893AbeGIDiL (ORCPT ); Sun, 8 Jul 2018 23:38:11 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 04CDB60B18; Mon, 9 Jul 2018 03:38:10 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1531107491; bh=t9sBs+NqSmAabqaXF9ORAI621Z2/CSTHCaF+fPW0+Qo=; h=Subject:To:Cc:References:From:Date:In-Reply-To:From; b=duTWoXHafNSCIk3b5V70FisBlTJri0lAB+Reqt0W3mn0+IeuTw46zPSzbvaxQaCgb 836U3V4VM5HavI60Yo1cgcP+3dkj4QWA2jHYOvCqIvhJs1o6mjimhdwlgBOaGvcVyR YN5hgqIBKYOmxKCcn7fbJNHofE7hZGptPvV4xARU= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from [10.79.165.52] (blr-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.18.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: tdas@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id D83F060591; Mon, 9 Jul 2018 03:38:06 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1531107490; bh=t9sBs+NqSmAabqaXF9ORAI621Z2/CSTHCaF+fPW0+Qo=; h=Subject:To:Cc:References:From:Date:In-Reply-To:From; b=W6jrFafhD9gqKJMTuo/JXhfptMxkcEEy0nvZG/AQfyEGREs85zk3vQXaJ8SHvDfwG Yo5VS1K4KJG2lFXw92AOdf2DLogyYO0U1MhlJ5JvUes5/1uJCdfZvYvZQZ5744AdBB 1E3+EUjFxGcA7F3vx7hepnCXvMnKVtIPoXoh8BFw= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org D83F060591 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=tdas@codeaurora.org Subject: Re: [PATCH v3 3/3] clk: qcom: Add display clock controller driver for SDM845 To: Stephen Boyd , Michael Turquette Cc: Andy Gross , David Brown , Rajendra Nayak , Amit Nischal , linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org References: <1529763567-13131-1-git-send-email-tdas@codeaurora.org> <1529763567-13131-4-git-send-email-tdas@codeaurora.org> <153109408562.143105.15954380130353645468@swboyd.mtv.corp.google.com> From: Taniya Das Message-ID: <10f87216-caa2-d523-e134-6cf3acd268a7@codeaurora.org> Date: Mon, 9 Jul 2018 09:08:03 +0530 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:52.0) Gecko/20100101 Thunderbird/52.9.0 MIME-Version: 1.0 In-Reply-To: <153109408562.143105.15954380130353645468@swboyd.mtv.corp.google.com> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hello Stephen, Thanks for your review comments. On 7/9/2018 5:24 AM, Stephen Boyd wrote: > Quoting Taniya Das (2018-06-23 07:19:27) >> diff --git a/drivers/clk/qcom/dispcc-sdm845.c b/drivers/clk/qcom/dispcc-sdm845.c >> new file mode 100644 >> index 0000000..af437e0 >> --- /dev/null >> +++ b/drivers/clk/qcom/dispcc-sdm845.c >> @@ -0,0 +1,674 @@ >> +// SPDX-License-Identifier: GPL-2.0 > [...] >> +static struct clk_alpha_pll disp_cc_pll0 = { >> + .offset = 0x0, >> + .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA], >> + .clkr = { >> + .hw.init = &(struct clk_init_data){ >> + .name = "disp_cc_pll0", >> + .parent_names = (const char *[]){ "bi_tcxo" }, >> + .num_parents = 1, >> + .ops = &clk_alpha_pll_fabia_ops, >> + }, >> + }, >> +}; >> + >> +static struct clk_rcg2 disp_cc_mdss_byte0_clk_src = { >> + .cmd_rcgr = 0x20d0, >> + .mnd_width = 0, >> + .hid_width = 5, >> + .parent_map = disp_cc_parent_map_0, >> + .clkr.hw.init = &(struct clk_init_data){ >> + .name = "disp_cc_mdss_byte0_clk_src", >> + .parent_names = disp_cc_parent_names_0, >> + .num_parents = 4, >> + .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE, > > Why is there the no cache flag? Last time I asked I don't think I got > any answer, and there isn't a comment here so please at least add a > comment to the code so we don't forget. > I think you missed my comment from the earlier email. I would add the comment and submit again. > Why is the nocache flag needed? Applies to all clks in this file. > This flag is required for all RCGs whose PLLs are controlled outside the clock controller. The display code would require the recalculated rate always. >> + .ops = &clk_byte2_ops, >> + }, >> +}; >> + >> +static struct clk_rcg2 disp_cc_mdss_byte1_clk_src = { >> + .cmd_rcgr = 0x20ec, >> + .mnd_width = 0, >> + .hid_width = 5, >> + .parent_map = disp_cc_parent_map_0, >> + .clkr.hw.init = &(struct clk_init_data){ >> + .name = "disp_cc_mdss_byte1_clk_src", >> + .parent_names = disp_cc_parent_names_0, >> + .num_parents = 4, >> + .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE, >> + .ops = &clk_byte2_ops, >> + }, >> +}; >> + >> +static const struct freq_tbl ftbl_disp_cc_mdss_esc0_clk_src[] = { >> + F(19200000, P_BI_TCXO, 1, 0, 0), >> + { } >> +}; >> + >> +static struct clk_rcg2 disp_cc_mdss_esc0_clk_src = { >> + .cmd_rcgr = 0x2108, >> + .mnd_width = 0, >> + .hid_width = 5, >> + .parent_map = disp_cc_parent_map_0, >> + .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src, >> + .clkr.hw.init = &(struct clk_init_data){ >> + .name = "disp_cc_mdss_esc0_clk_src", >> + .parent_names = disp_cc_parent_names_0, >> + .num_parents = 4, >> + .ops = &clk_rcg2_ops, >> + }, >> +}; >> + >> +static struct clk_rcg2 disp_cc_mdss_esc1_clk_src = { >> + .cmd_rcgr = 0x2120, >> + .mnd_width = 0, >> + .hid_width = 5, >> + .parent_map = disp_cc_parent_map_0, >> + .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src, >> + .clkr.hw.init = &(struct clk_init_data){ >> + .name = "disp_cc_mdss_esc1_clk_src", >> + .parent_names = disp_cc_parent_names_0, >> + .num_parents = 4, >> + .ops = &clk_rcg2_ops, >> + }, >> +}; >> + > [...] >> + >> +MODULE_LICENSE("GPL v2"); > > MODULE_DESCRIPTION? > -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation. --