Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp1437853imm; Tue, 10 Jul 2018 01:37:35 -0700 (PDT) X-Google-Smtp-Source: AAOMgpfnpnQMAWbtAvAXvf2/C0454864PPii65Z/x7JMbGbRHu0xMnvH7FQo8TotQtkxPXjyqhnE X-Received: by 2002:a17:902:f83:: with SMTP id 3-v6mr23571066plz.282.1531211855510; Tue, 10 Jul 2018 01:37:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531211855; cv=none; d=google.com; s=arc-20160816; b=dGBg3iZ6Ww8bn+xeJzY3FAMCzG1u1W1OegQ2bJzVZH8E9CPypOyN+IQ5Zpff47Zx/G MNH49a4aGElK7XCKkY3D1DFBvCPHQJzNxJ6tLX0us9+uAOcr6Cmk1IqeeHagG0+mw6mC DzxCOQNOFAS5MFYQtqXe6hWqATfxyRZtiDDtjHVu7gDYdh/pYibHDd4l3cgQ3CSqL4cb jpuiHu8E0f9AnJu07Sby0SkU47YKDFwYmbcwgsHo5DKKuHd+v4KtsSbbc0ES7smcbg0h ahS3+kFRIbWFUggd0ZEUUq0pR0YToErzWwxX+QNwWAXG7AjrvCvmqNMmPtEkV2tHTEOm ClaA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:arc-authentication-results; bh=b6tKDZn3WghDPmESuaJFXWEmw94aPzE/hipPqpjlITs=; b=R0oqmmwjo1/4BlW9khjtEu2Gd47HQuoZ7J47C1OqjuDtaBmurYUpL4XTMTbCM4Jsa+ k7AhIifSek6u7V0DzWkuxRkPPSepmSM0xUI7XhvN5/DKWc4+DYlj3cFRSYx54W1iP6BQ OKE+RJCnjYtlwXeSWHMFNQ1Yoks61wpQNXIPKv17S0fm6KMDhflz7wUeeNtVvHpSVjjQ bmJKjapTSQAniHF8ZgpF6jAWNagj3VAD8HQPtVGyifYaRUClj4WmbKwEo8xnTUh6GB4s rngxKJFEumDoF2c0HymxU7vtPs0+LWvmGBJyNMrW+/shWh6e1rQyxOwda05PYYJOVD5H F40w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w15-v6si16338437plq.455.2018.07.10.01.37.19; Tue, 10 Jul 2018 01:37:35 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751263AbeGJIgm (ORCPT + 99 others); Tue, 10 Jul 2018 04:36:42 -0400 Received: from gofer.mess.org ([88.97.38.141]:59141 "EHLO gofer.mess.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751129AbeGJIgk (ORCPT ); Tue, 10 Jul 2018 04:36:40 -0400 Received: by gofer.mess.org (Postfix, from userid 1000) id 889E060279; Tue, 10 Jul 2018 09:36:37 +0100 (BST) Date: Tue, 10 Jul 2018 09:36:37 +0100 From: Sean Young To: Philipp Rossak Cc: mchehab@kernel.org, robh+dt@kernel.org, mark.rutland@arm.com, wens@csie.org, linux@armlinux.org.uk, p.zabel@pengutronix.de, andi.shyti@samsung.com, linux-media@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-sunxi@googlegroups.com, Maxime Ripard Subject: Re: [RESEND PATCH v5 0/6] IR support for A83T Message-ID: <20180710083637.6s36rfbi2old5uxo@gofer.mess.org> References: <20180213122952.8420-1-embed3d@gmail.com> <85ddc129-d0f8-6299-dca0-81f79f3d04a9@gmail.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <85ddc129-d0f8-6299-dca0-81f79f3d04a9@gmail.com> User-Agent: NeoMutt/20170113 (1.7.2) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri, Mar 02, 2018 at 01:11:34PM +0100, Philipp Rossak wrote: > > > On 13.02.2018 13:29, Philipp Rossak wrote: > > This patch series adds support for the sunxi A83T ir module and enhances > > the sunxi-ir driver. Right now the base clock frequency for the ir driver > > is a hard coded define and is set to 8 MHz. > > This works for the most common ir receivers. On the Sinovoip Bananapi M3 > > the ir receiver needs, a 3 MHz base clock frequency to work without > > problems with this driver. > > > > This patch series adds support for an optinal property that makes it able > > to override the default base clock frequency and enables the ir interface > > on the a83t and the Bananapi M3. > > > > changes since v4: > > * rename cir pin from cir_pins to r_cir_pin > > * drop unit-adress from r_cir_pin > > * add a83t compatible to the cir node > > * move muxing options to dtsi > > * rename cir label and reorder it in the bananpim3.dts file > > > > changes since v3: > > * collecting all acks & reviewd by > > * fixed typos > > > > changes since v2: > > * reorder cir pin (alphabetical) > > * fix typo in documentation > > > > changes since v1: > > * fix typos, reword Documentation > > * initialize 'b_clk_freq' to 'SUNXI_IR_BASE_CLK' & remove if statement > > * change dev_info() to dev_dbg() > > * change naming to cir* in dts/dtsi > > * Added acked Ackedi-by to related patch > > * use whole memory block instead of registers needed + fix for h3/h5 > > > > changes since rfc: > > * The property is now optinal. If the property is not available in > > the dtb the driver uses the default base clock frequency. > > * the driver prints out the the selected base clock frequency. > > * changed devicetree property from base-clk-frequency to clock-frequency > > > > Regards, > > Philipp > > > > Philipp Rossak (6): > > media: rc: update sunxi-ir driver to get base clock frequency from > > devicetree > > media: dt: bindings: Update binding documentation for sunxi IR > > controller > > arm: dts: sun8i: a83t: Add the cir pin for the A83T > > arm: dts: sun8i: a83t: Add support for the cir interface > > arm: dts: sun8i: a83t: bananapi-m3: Enable IR controller > > arm: dts: sun8i: h3-h5: ir register size should be the whole memory > > block > > > > Documentation/devicetree/bindings/media/sunxi-ir.txt | 3 +++ > > arch/arm/boot/dts/sun8i-a83t-bananapi-m3.dts | 5 +++++ > > arch/arm/boot/dts/sun8i-a83t.dtsi | 18 ++++++++++++++++++ > > arch/arm/boot/dts/sunxi-h3-h5.dtsi | 2 +- > > drivers/media/rc/sunxi-cir.c | 19 +++++++++++-------- > > 5 files changed, 38 insertions(+), 9 deletions(-) > > > > I talked yesterday with Maxime about this patch series. And he told me if > the first to patches got merged, he will apply the dts patches to the sunxi > tree. > > Sean, can you merge the first two patches through the rc-core? So I merged the first two patches, but the rest never made it upstream. Should they be resubmitted? Thanks, Sean