Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp395218imm; Wed, 11 Jul 2018 04:31:41 -0700 (PDT) X-Google-Smtp-Source: AAOMgpdzTSgJ+XhxunpJuGNgeAiOUJ1jwdKPyUEyi+gVDYzMBidF5T2UKNUl7oTKYxVoq2wMksVl X-Received: by 2002:a63:ae02:: with SMTP id q2-v6mr26193704pgf.189.1531308701626; Wed, 11 Jul 2018 04:31:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531308701; cv=none; d=google.com; s=arc-20160816; b=UwFmki5rBOJ4hLbG4KlhkaAgOmkouAmmW0tM3z2A5ZS4U2SsmVf/h+bpG/ZhugGDMf +62wtJ/bjdUGW4MlEoahNGzwBJ+MSnc7lXrWqcNikWR8NBayyVkIBBxBPD6hjXcKrvaH IbAapqRTGn8WezHlDm21u0PftklwhPjVyRj9zDxmYZ2HWHgHlayGU7o5vNRIgtn9KYLj fm+9vRKvGiigYZHKhzxfIWl7zLJs6o5bgfYNmMyVvR/WYDQMqiOi8KKV2OyTkfO7PZYS SNuReXu0XwlVqB/JpWKDkTBA8i8QKvYw1LWC5RV1I6fnD2aRYL8aNm50hWFDr86hhcKJ 8s8w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=a7TvZetQgpGsRi0tRe2KY1CoKeC2YyRA8rSQNNSNVK8=; b=rrIF+GkAAvaGaOZTIDCTNeYQ7+ZDizAnL5PMQGkJfyBFmcGKDpKXNGzbdLcI6BSBwM u4WLHbsA+V0qLnBe+Y+l+i0xI28lMRn0DMxXKgEZV+lfVyA0QWKlMGaVNLQLQqWhpLjH gxrKovg+nfWmpm8tNtAqrEFLweAbKZTmt+Z2Pw3KAFbY9q+lstjQjOU/uk61HUzY/Yd0 +3Emgzqrsx2qOoWccSs3xDUPq3LZIwMKIje2geoc46ThjtNx0ZVlFbEiLLgy2Lf7WNNm HwsLgD0pV5F6hcVo/1yKJ2EXatAs2rRJ7YBpE5LpM8mqwQR44Ck8R1lF74hpta2/82wq yrRg== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail (test mode) header.i=@8bytes.org header.s=mail-1 header.b=iIo7R2LF; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=8bytes.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id c8-v6si18873276plr.392.2018.07.11.04.31.26; Wed, 11 Jul 2018 04:31:41 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail (test mode) header.i=@8bytes.org header.s=mail-1 header.b=iIo7R2LF; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=8bytes.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1733127AbeGKLeS (ORCPT + 99 others); Wed, 11 Jul 2018 07:34:18 -0400 Received: from 8bytes.org ([81.169.241.247]:37802 "EHLO theia.8bytes.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1733100AbeGKLeS (ORCPT ); Wed, 11 Jul 2018 07:34:18 -0400 Received: by theia.8bytes.org (Postfix, from userid 1000) id B329030A3; Wed, 11 Jul 2018 13:30:07 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=8bytes.org; s=mail-1; t=1531308608; bh=dnHDZhM/YiYbEYMQFwJk/GwQKVbFCx4cKYQ5WVAFrZ0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=iIo7R2LFbfVuDZd9v7qik9fUvmfvCcw7ICofwMT9sW/g2K1Wx691q1ZEwWwGNXByK jRZO175RHvEWRZIymg9mbDqLS0V73vd17UmFtWtwuvJPz3l+OunJg9rFuMuQi3jAY3 guGnFGhikK4XoPv9Z/UJRW1EWnqI1CWYW2OiKBShPBgbJ6TawRrL2vMob3+qDUsFPl 8cZHb3lq4HW3joV76WM3S+0f2V+dXp3T1VdMMx8uJRKRYY88WT1lZYpYNJlQXt0K+9 vEytgDietDDFTlI6DZKi3rmXf3AZ3YibTTdpkToyMUnd+FswCct27PkXil8nCP1vRz xHNJQqJCRn9jw== From: Joerg Roedel To: Thomas Gleixner , Ingo Molnar , "H . Peter Anvin" Cc: x86@kernel.org, linux-kernel@vger.kernel.org, linux-mm@kvack.org, Linus Torvalds , Andy Lutomirski , Dave Hansen , Josh Poimboeuf , Juergen Gross , Peter Zijlstra , Borislav Petkov , Jiri Kosina , Boris Ostrovsky , Brian Gerst , David Laight , Denys Vlasenko , Eduardo Valentin , Greg KH , Will Deacon , aliguori@amazon.com, daniel.gruss@iaik.tugraz.at, hughd@google.com, keescook@google.com, Andrea Arcangeli , Waiman Long , Pavel Machek , "David H . Gutteridge" , jroedel@suse.de, joro@8bytes.org Subject: [PATCH 36/39] x86/ldt: Enable LDT user-mapping for PAE Date: Wed, 11 Jul 2018 13:29:43 +0200 Message-Id: <1531308586-29340-37-git-send-email-joro@8bytes.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1531308586-29340-1-git-send-email-joro@8bytes.org> References: <1531308586-29340-1-git-send-email-joro@8bytes.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Joerg Roedel This adds the needed special case for PAE to get the LDT mapped into the user page-table when PTI is enabled. The big difference to the other paging modes is that we don't have a full top-level PGD entry available for the LDT, but only PMD entry. Signed-off-by: Joerg Roedel --- arch/x86/include/asm/mmu_context.h | 5 ---- arch/x86/kernel/ldt.c | 53 ++++++++++++++++++++++++++++++++++++++ 2 files changed, 53 insertions(+), 5 deletions(-) diff --git a/arch/x86/include/asm/mmu_context.h b/arch/x86/include/asm/mmu_context.h index bbc796e..eeeb928 100644 --- a/arch/x86/include/asm/mmu_context.h +++ b/arch/x86/include/asm/mmu_context.h @@ -71,12 +71,7 @@ struct ldt_struct { static inline void *ldt_slot_va(int slot) { -#ifdef CONFIG_X86_64 return (void *)(LDT_BASE_ADDR + LDT_SLOT_STRIDE * slot); -#else - BUG(); - return (void *)fix_to_virt(FIX_HOLE); -#endif } /* diff --git a/arch/x86/kernel/ldt.c b/arch/x86/kernel/ldt.c index 69af9a0..733e6ac 100644 --- a/arch/x86/kernel/ldt.c +++ b/arch/x86/kernel/ldt.c @@ -126,6 +126,57 @@ static void do_sanity_check(struct mm_struct *mm, } } +#ifdef CONFIG_X86_PAE + +static pmd_t *pgd_to_pmd_walk(pgd_t *pgd, unsigned long va) +{ + p4d_t *p4d; + pud_t *pud; + + if (pgd->pgd == 0) + return NULL; + + p4d = p4d_offset(pgd, va); + if (p4d_none(*p4d)) + return NULL; + + pud = pud_offset(p4d, va); + if (pud_none(*pud)) + return NULL; + + return pmd_offset(pud, va); +} + +static void map_ldt_struct_to_user(struct mm_struct *mm) +{ + pgd_t *k_pgd = pgd_offset(mm, LDT_BASE_ADDR); + pgd_t *u_pgd = kernel_to_user_pgdp(k_pgd); + pmd_t *k_pmd, *u_pmd; + + k_pmd = pgd_to_pmd_walk(k_pgd, LDT_BASE_ADDR); + u_pmd = pgd_to_pmd_walk(u_pgd, LDT_BASE_ADDR); + + if (static_cpu_has(X86_FEATURE_PTI) && !mm->context.ldt) + set_pmd(u_pmd, *k_pmd); +} + +static void sanity_check_ldt_mapping(struct mm_struct *mm) +{ + pgd_t *k_pgd = pgd_offset(mm, LDT_BASE_ADDR); + pgd_t *u_pgd = kernel_to_user_pgdp(k_pgd); + bool had_kernel, had_user; + pmd_t *k_pmd, *u_pmd; + + k_pmd = pgd_to_pmd_walk(k_pgd, LDT_BASE_ADDR); + u_pmd = pgd_to_pmd_walk(u_pgd, LDT_BASE_ADDR); + had_kernel = (k_pmd->pmd != 0); + had_user = (u_pmd->pmd != 0); + + do_sanity_check(mm, had_kernel, had_user); +} + +#else /* !CONFIG_X86_PAE */ + static void map_ldt_struct_to_user(struct mm_struct *mm) { pgd_t *pgd = pgd_offset(mm, LDT_BASE_ADDR); @@ -143,6 +194,8 @@ static void sanity_check_ldt_mapping(struct mm_struct *mm) do_sanity_check(mm, had_kernel, had_user); } +#endif /* CONFIG_X86_PAE */ + /* * If PTI is enabled, this maps the LDT into the kernelmode and * usermode tables for the given mm. -- 2.7.4