Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp1663708imm; Thu, 12 Jul 2018 05:58:31 -0700 (PDT) X-Google-Smtp-Source: AAOMgpdYViJgBcWYjuWJjuHvoybJDAIqFOWW8CVxsq2n10EdgQsaq2nk4ua/B7zk/9dIdtP562jo X-Received: by 2002:a17:902:9345:: with SMTP id g5-v6mr2138645plp.10.1531400311053; Thu, 12 Jul 2018 05:58:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531400311; cv=none; d=google.com; s=arc-20160816; b=Og+ZjmhqlCjCgvyMCufJS3tjHg21oArAo6IgJJnL1A3+YnfqHHqWn0cYUCyp9fNdv4 ucbEpTamyJ+wJ0nJx1DdroxBCdkJplanoV/9aGjCmBImZ9I0THeUKlbCD4JScBnNGGAT OxUGcICKqvfm1I4tl4KrQOe1UIq2KCGXYJa6rSFBl4CI6GwXO2sMWSx2QQWywD/TfgZQ IHCNQJIQuLXLfBMGfjzK7P+ajYz9hBPksFrE+3YzVoblKaaaa1vvS+dqCHe0wGoNitcb WRDi02DooJ2zx4M89J+7BAo7reihaH1alWPR8craesZpRupEU2Cb5WUE8EoOGSoG7j/m oTDw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:arc-authentication-results; bh=mTUHGwfbsdSbwgqaRFU2v8XFRfzVJj+yVtPzzESSHGE=; b=G9HaXHhKid9+lHAFo2opytZC/uSaikSTD2Xa0k0oLtgTB9s9SmWRhk49BG8cv4SyPb 2UNY1bBk6r3XYKE9Tpj93cOu6GNvn2fCfa33AJDSZFsZas2CzakcboVmDHdc/KCUFNhK 2Ily9QtAsaDDey6fyGh1HqbESpcCtNBH1+nODoWpYnqQryQg+URllEHVHPrAJWG2b/W0 GWy9Tk2XZ02wIjQsHH9eYSL895hB+nXlqzDYf+oxwWbkkNL/ZdShR17EQB6N04TIEmGV VlOR5co+CoOdBqkGdIP98t79tHNPMmtwsCcBluyxBJWSBAeqMlyXLlJl2U+oFyfgtdjD mkgg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 34-v6si21414479plz.479.2018.07.12.05.58.14; Thu, 12 Jul 2018 05:58:31 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732333AbeGLNG0 (ORCPT + 99 others); Thu, 12 Jul 2018 09:06:26 -0400 Received: from hqemgate14.nvidia.com ([216.228.121.143]:7292 "EHLO hqemgate14.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726946AbeGLNG0 (ORCPT ); Thu, 12 Jul 2018 09:06:26 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate14.nvidia.com (using TLS: TLSv1, AES128-SHA) id ; Thu, 12 Jul 2018 05:56:53 -0700 Received: from HQMAIL101.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Thu, 12 Jul 2018 05:56:56 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Thu, 12 Jul 2018 05:56:56 -0700 Received: from [10.21.132.122] (172.20.13.39) by HQMAIL101.nvidia.com (172.20.187.10) with Microsoft SMTP Server (TLS) id 15.0.1347.2; Thu, 12 Jul 2018 12:56:54 +0000 Subject: Re: [PATCH v6 3/4] clk: tegra: Add sdmmc mux divider clock To: Aapo Vienamo , Peter De Schrijver CC: Prashant Gaikwad , Michael Turquette , Stephen Boyd , Thierry Reding , , , References: <1531396382-5579-1-git-send-email-avienamo@nvidia.com> <1531396382-5579-4-git-send-email-avienamo@nvidia.com> From: Jon Hunter Message-ID: Date: Thu, 12 Jul 2018 13:56:52 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:52.0) Gecko/20100101 Thunderbird/52.8.0 MIME-Version: 1.0 In-Reply-To: <1531396382-5579-4-git-send-email-avienamo@nvidia.com> X-Originating-IP: [172.20.13.39] X-ClientProxiedBy: HQMAIL103.nvidia.com (172.20.187.11) To HQMAIL101.nvidia.com (172.20.187.10) Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 12/07/18 12:53, Aapo Vienamo wrote: > From: Peter De-Schrijver > > Add a clock type to model the sdmmc switch divider clocks which have paths > to source clocks bypassing the divider (Low Jitter paths). These > are handled by selecting the lj path when the divider is 1 (ie the > rate is the parent rate), otherwise the normal path with divider > will be selected. Otherwise this clock behaves as a normal peripheral > clock. > > Signed-off-by: Peter De-Schrijver > Signed-off-by: Aapo Vienamo > Acked-by: Peter De Schrijver > --- > drivers/clk/tegra/Makefile | 1 + > drivers/clk/tegra/clk-sdmmc-mux.c | 251 ++++++++++++++++++++++++++++++++++++++ > drivers/clk/tegra/clk.h | 26 ++++ > 3 files changed, 278 insertions(+) > create mode 100644 drivers/clk/tegra/clk-sdmmc-mux.c > > diff --git a/drivers/clk/tegra/Makefile b/drivers/clk/tegra/Makefile > index c77d072..6507acc 100644 > --- a/drivers/clk/tegra/Makefile > +++ b/drivers/clk/tegra/Makefile > @@ -8,6 +8,7 @@ obj-y += clk-periph-fixed.o > obj-y += clk-periph-gate.o > obj-y += clk-pll.o > obj-y += clk-pll-out.o > +obj-y += clk-sdmmc-mux.o > obj-y += clk-super.o > obj-y += clk-tegra-audio.o > obj-y += clk-tegra-periph.o > diff --git a/drivers/clk/tegra/clk-sdmmc-mux.c b/drivers/clk/tegra/clk-sdmmc-mux.c > new file mode 100644 > index 0000000..473d418 > --- /dev/null > +++ b/drivers/clk/tegra/clk-sdmmc-mux.c > @@ -0,0 +1,251 @@ > +// SPDX-License-Identifier: GPL-2.0 > +/* > + * Copyright (c) 2018 NVIDIA CORPORATION. All rights reserved. > + * > + * based on clk-mux.c > + * > + * Copyright (C) 2011 Sascha Hauer, Pengutronix > + * Copyright (C) 2011 Richard Zhao, Linaro > + * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd > + * > + */ > + > +#include > +#include > +#include > + > +#include "clk.h" > + > +#define DIV_MASK GENMASK(7, 0) > +#define MUX_SHIFT 29 > +#define MUX_MASK GENMASK(MUX_SHIFT + 2, MUX_SHIFT) > +#define SDMMC_MUL 2 > + > +#define get_max_div(d) DIV_MASK > +#define get_div_field(val) ((val) & DIV_MASK) > +#define get_mux_field(val) (((val) & MUX_MASK) >> MUX_SHIFT) > + > +static const char * const mux_sdmmc_parents[] = { > + "pll_p", "pll_c4_out2", "pll_c4_out0", "pll_c4_out1", "clk_m" > +}; > + > +static const u8 mux_lj_idx[] = { > + [0] = 0, [1] = 1, [2] = 2, [3] = 5, [4] = 6 > +}; > + > +static const u8 mux_non_lj_idx[] = { > + [0] = 0, [1] = 3, [2] = 7, [3] = 4, [4] = 6 > +}; > + > +static u8 clk_sdmmc_mux_get_parent(struct clk_hw *hw) > +{ > + struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); > + int num_parents, i; > + u32 src, val; > + const u8 *mux_idx; > + > + num_parents = clk_hw_get_num_parents(hw); > + > + val = readl_relaxed(sdmmc_mux->reg); > + src = get_mux_field(val); > + if (get_div_field(val)) > + mux_idx = mux_non_lj_idx; > + else > + mux_idx = mux_lj_idx; > + > + for (i = 0; i < num_parents; i++) { > + if (mux_idx[i] == src) > + return i; > + } > + > + WARN(1, "Unknown parent selector %d\n", src); > + > + return 0; > +} > + > +static int clk_sdmmc_mux_set_parent(struct clk_hw *hw, u8 index) > +{ > + struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); > + u32 val; > + > + > + val = readl_relaxed(sdmmc_mux->reg); > + if (get_div_field(val)) > + index = mux_non_lj_idx[index]; > + else > + index = mux_lj_idx[index]; > + > + val &= ~MUX_MASK; > + val |= index << MUX_SHIFT; > + > + writel(val, sdmmc_mux->reg); > + > + return 0; > +} > + > +static unsigned long clk_sdmmc_mux_recalc_rate(struct clk_hw *hw, > + unsigned long parent_rate) > +{ > + struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); > + u32 val; > + int div; > + u64 rate = parent_rate; > + > + val = readl_relaxed(sdmmc_mux->reg); > + div = get_div_field(val); > + > + div += SDMMC_MUL; > + > + rate *= SDMMC_MUL; > + rate += div - 1; > + do_div(rate, div); > + > + return rate; > +} > + > +static int clk_sdmmc_mux_determine_rate(struct clk_hw *hw, > + struct clk_rate_request *req) > +{ > + struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); > + int div; > + unsigned long output_rate = req->best_parent_rate; > + > + req->rate = max(req->rate, req->min_rate); > + req->rate = min(req->rate, req->max_rate); > + > + if (!req->rate) > + return output_rate; > + > + div = div_frac_get(req->rate, output_rate, 8, 1, sdmmc_mux->div_flags); > + if (div < 0) > + div = 0; > + > + if (sdmmc_mux->div_flags & TEGRA_DIVIDER_ROUND_UP) > + req->rate = DIV_ROUND_UP(output_rate * SDMMC_MUL, > + div + SDMMC_MUL); > + else > + req->rate = output_rate * SDMMC_MUL / (div + SDMMC_MUL); > + > + return 0; > +} > + > +static int clk_sdmmc_mux_set_rate(struct clk_hw *hw, unsigned long rate, > + unsigned long parent_rate) > +{ > + struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); > + int div; > + unsigned long flags = 0; > + u32 val; > + u8 src; > + > + div = div_frac_get(rate, parent_rate, 8, 1, sdmmc_mux->div_flags); > + if (div < 0) > + return div; > + > + if (sdmmc_mux->lock) > + spin_lock_irqsave(sdmmc_mux->lock, flags); > + > + src = clk_sdmmc_mux_get_parent(hw); > + if (div) > + src = mux_non_lj_idx[src]; > + else > + src = mux_lj_idx[src]; > + > + val = src << MUX_SHIFT; > + val |= div; > + writel(val, sdmmc_mux->reg); > + fence_udelay(2, sdmmc_mux->reg); > + > + if (sdmmc_mux->lock) > + spin_unlock_irqrestore(sdmmc_mux->lock, flags); > + > + return 0; > +} > + > +static int clk_sdmmc_mux_is_enabled(struct clk_hw *hw) > +{ > + struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); > + const struct clk_ops *gate_ops = sdmmc_mux->gate_ops; > + struct clk_hw *gate_hw = &sdmmc_mux->gate.hw; > + > + __clk_hw_set_clk(gate_hw, hw); > + > + return gate_ops->is_enabled(gate_hw); > +} > + > +static int clk_sdmmc_mux_enable(struct clk_hw *hw) > +{ > + struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); > + const struct clk_ops *gate_ops = sdmmc_mux->gate_ops; > + struct clk_hw *gate_hw = &sdmmc_mux->gate.hw; > + > + __clk_hw_set_clk(gate_hw, hw); > + > + return gate_ops->enable(gate_hw); > +} > + > +static void clk_sdmmc_mux_disable(struct clk_hw *hw) > +{ > + struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw); > + const struct clk_ops *gate_ops = sdmmc_mux->gate_ops; > + struct clk_hw *gate_hw = &sdmmc_mux->gate.hw; > + > + gate_ops->disable(gate_hw); > +} > + > +static const struct clk_ops tegra_clk_sdmmc_mux_ops = { > + .get_parent = clk_sdmmc_mux_get_parent, > + .set_parent = clk_sdmmc_mux_set_parent, > + .determine_rate = clk_sdmmc_mux_determine_rate, > + .recalc_rate = clk_sdmmc_mux_recalc_rate, > + .set_rate = clk_sdmmc_mux_set_rate, > + .is_enabled = clk_sdmmc_mux_is_enabled, > + .enable = clk_sdmmc_mux_enable, > + .disable = clk_sdmmc_mux_disable, > +}; > + > +struct clk *tegra_clk_register_sdmmc_mux_div(const char *name, > + void __iomem *clk_base, u32 offset, u32 clk_num, u8 div_flags, > + unsigned long flags, void *lock) > +{ > + struct clk *clk; > + struct clk_init_data init; > + const struct tegra_clk_periph_regs *bank; > + struct tegra_sdmmc_mux *sdmmc_mux; > + > + init.ops = &tegra_clk_sdmmc_mux_ops; > + init.name = name; > + init.flags = flags; > + init.parent_names = mux_sdmmc_parents; > + init.num_parents = ARRAY_SIZE(mux_sdmmc_parents); > + > + bank = get_reg_bank(clk_num); > + if (!bank) > + return ERR_PTR(-EINVAL); > + > + sdmmc_mux = kzalloc(sizeof(*sdmmc_mux), GFP_KERNEL); > + if (!sdmmc_mux) > + return ERR_PTR(-ENOMEM); > + > + /* Data in .init is copied by clk_register(), so stack variable OK */ > + sdmmc_mux->hw.init = &init; > + sdmmc_mux->reg = clk_base + offset; > + sdmmc_mux->lock = lock; > + sdmmc_mux->gate.clk_base = clk_base; > + sdmmc_mux->gate.regs = bank; > + sdmmc_mux->gate.enable_refcnt = periph_clk_enb_refcnt; > + sdmmc_mux->gate.clk_num = clk_num; > + sdmmc_mux->gate.flags = TEGRA_PERIPH_ON_APB; > + sdmmc_mux->div_flags = div_flags; > + sdmmc_mux->gate_ops = &tegra_clk_periph_gate_ops; > + > + clk = clk_register(NULL, &sdmmc_mux->hw); > + if (IS_ERR(clk)) { > + kfree(sdmmc_mux); > + return clk; > + } > + > + sdmmc_mux->gate.hw.clk = clk; > + > + return clk; > +} > diff --git a/drivers/clk/tegra/clk.h b/drivers/clk/tegra/clk.h > index c733841..d2c3a01 100644 > --- a/drivers/clk/tegra/clk.h > +++ b/drivers/clk/tegra/clk.h > @@ -706,6 +706,32 @@ struct clk *tegra_clk_register_super_clk(const char *name, > const char * const *parent_names, u8 num_parents, > unsigned long flags, void __iomem *reg, u8 clk_super_flags, > spinlock_t *lock); > + > +/** > + * struct tegra_sdmmc_mux - switch divider with Low Jitter inputs for SDMMC > + * > + * @hw: handle between common and hardware-specific interfaces > + * @reg: register controlling mux and divider > + * @flags: hardware-specific flags > + * @lock: optional register lock > + * @gate: gate clock > + * @gate_ops: gate clock ops > + */ > +struct tegra_sdmmc_mux { > + struct clk_hw hw; > + void __iomem *reg; > + spinlock_t *lock; > + const struct clk_ops *gate_ops; > + struct tegra_clk_periph_gate gate; > + u8 div_flags; > +}; > + > +#define to_clk_sdmmc_mux(_hw) container_of(_hw, struct tegra_sdmmc_mux, hw) > + > +struct clk *tegra_clk_register_sdmmc_mux_div(const char *name, > + void __iomem *clk_base, u32 offset, u32 clk_num, u8 div_flags, > + unsigned long flags, void *lock); > + > /** > * struct clk_init_table - clock initialization table > * @clk_id: clock id as mentioned in device tree bindings Acked-by: Jon Hunter Cheers! Jon -- nvpublic