Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp1666383imm; Thu, 12 Jul 2018 06:00:55 -0700 (PDT) X-Google-Smtp-Source: AAOMgpdNqAcFqdrZjtHAwwjT00qox/kUZBnn2Us6QLFQI4E0zqMaCe/48xrqCGZ+KgOPJ2wuO6g+ X-Received: by 2002:a62:404e:: with SMTP id n75-v6mr2321725pfa.232.1531400455747; Thu, 12 Jul 2018 06:00:55 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531400455; cv=none; d=google.com; s=arc-20160816; b=NmNBrIjtUQNgPJuD81+kEvjtvBLzykWQljNlfOIt70fuAH41oWtf5tOO9OgoLFAqw3 shNsv0nzbHKzC+KsAnpXCwNXjRjSUs4rSi2jzGzpv9BY4VV4XnN6afETeph0Zhl2a0ns eAQB0jigoeK+N4a0+8fjh6V9hNQvwoI3T73ZbLaUQgDtSR5eMFplGLm27TWR+ENK836R P9JR6bJn83mf0dreMR0YLir4zpxct+tTazWpLXyCrikZuIdLeivYbGkc3Rbn50ykxIzk 9XjxwReku/EyhfksesHBt6uVEFPdVDr4UolSF5VKQ6r8JGq+9fmm8aTzVN+QZ0CzX0QF N5sA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:arc-authentication-results; bh=EBbUNKmQtZnKjQK/uYtrvmzAFnrfUPkAMhh5gYtDVfw=; b=fIZHJYxhvWhU86a2HSgTF0m5gasWSOMqP5Bhzz90dwBCvWmBUyEk5w1vRitKkr7hz3 gJSwOiVGnGcJqH4EwSUIs/l8o6t9O1eOwXyXViSasz5YY9MjeRYRvW7+7+socnCCnbYk Llf4pQWydRZBajJaAYIc2bfXUBM76ZewpQppjFENexeqQW4SbT0zlR1XlV54JhaVUcle sUIrftsmRFdTlBLI0cLJXO3u0bOMkTD/hHTl/VZjdE14xVd6feDDwFkTUBj7iUrpHJdj vy7sL9dMUKdhMbBaLMR6p0xe6SDwQiMV5vjJF+Mj33VT3thsfAeLLFok4rTebTC7c0gU UATA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 34-v6si21414479plz.479.2018.07.12.06.00.40; Thu, 12 Jul 2018 06:00:55 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732357AbeGLNJd (ORCPT + 99 others); Thu, 12 Jul 2018 09:09:33 -0400 Received: from hqemgate15.nvidia.com ([216.228.121.64]:18483 "EHLO hqemgate15.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727455AbeGLNJc (ORCPT ); Thu, 12 Jul 2018 09:09:32 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate15.nvidia.com (using TLS: TLSv1, AES128-SHA) id ; Thu, 12 Jul 2018 05:59:18 -0700 Received: from HQMAIL101.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Thu, 12 Jul 2018 06:00:03 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Thu, 12 Jul 2018 06:00:03 -0700 Received: from [10.21.132.122] (172.20.13.39) by HQMAIL101.nvidia.com (172.20.187.10) with Microsoft SMTP Server (TLS) id 15.0.1347.2; Thu, 12 Jul 2018 13:00:00 +0000 Subject: Re: [PATCH v6 4/4] clk: tegra: make sdmmc2 and sdmmc4 as sdmmc clocks To: Aapo Vienamo , Peter De Schrijver CC: Prashant Gaikwad , Michael Turquette , Stephen Boyd , Thierry Reding , , , References: <1531396382-5579-1-git-send-email-avienamo@nvidia.com> <1531396382-5579-5-git-send-email-avienamo@nvidia.com> From: Jon Hunter Message-ID: <8e1852c4-1471-ae05-8e55-c30ba4e77554@nvidia.com> Date: Thu, 12 Jul 2018 13:59:58 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:52.0) Gecko/20100101 Thunderbird/52.8.0 MIME-Version: 1.0 In-Reply-To: <1531396382-5579-5-git-send-email-avienamo@nvidia.com> X-Originating-IP: [172.20.13.39] X-ClientProxiedBy: HQMAIL103.nvidia.com (172.20.187.11) To HQMAIL101.nvidia.com (172.20.187.10) Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 12/07/18 12:53, Aapo Vienamo wrote: > From: Peter De-Schrijver > > These clocks have low jitter paths to certain parents. To model these > correctly, use the sdmmc mux divider clock type. > > Signed-off-by: Peter De-Schrijver > Signed-off-by: Aapo Vienamo > Acked-by: Peter De Schrijver > --- > drivers/clk/tegra/clk-id.h | 2 -- > drivers/clk/tegra/clk-tegra-periph.c | 11 ----------- > drivers/clk/tegra/clk-tegra210.c | 14 ++++++++++++-- > 3 files changed, 12 insertions(+), 15 deletions(-) > > diff --git a/drivers/clk/tegra/clk-id.h b/drivers/clk/tegra/clk-id.h > index b616e33..de466b4 100644 > --- a/drivers/clk/tegra/clk-id.h > +++ b/drivers/clk/tegra/clk-id.h > @@ -227,13 +227,11 @@ enum clk_id { > tegra_clk_sdmmc1_9, > tegra_clk_sdmmc2, > tegra_clk_sdmmc2_8, > - tegra_clk_sdmmc2_9, > tegra_clk_sdmmc3, > tegra_clk_sdmmc3_8, > tegra_clk_sdmmc3_9, > tegra_clk_sdmmc4, > tegra_clk_sdmmc4_8, > - tegra_clk_sdmmc4_9, > tegra_clk_se, > tegra_clk_soc_therm, > tegra_clk_soc_therm_8, > diff --git a/drivers/clk/tegra/clk-tegra-periph.c b/drivers/clk/tegra/clk-tegra-periph.c > index 2acba29..38c4eb2 100644 > --- a/drivers/clk/tegra/clk-tegra-periph.c > +++ b/drivers/clk/tegra/clk-tegra-periph.c > @@ -451,15 +451,6 @@ static u32 mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0_idx[] = { > [0] = 0, [1] = 3, [2] = 4, [3] = 6, [4] = 7, > }; > > -static const char *mux_pllp_clkm_pllc4_out2_out1_out0_lj[] = { > - "pll_p", > - "pll_c4_out2", "pll_c4_out0", /* LJ input */ > - "pll_c4_out2", "pll_c4_out1", > - "pll_c4_out1", /* LJ input */ > - "clk_m", "pll_c4_out0" > -}; > -#define mux_pllp_clkm_pllc4_out2_out1_out0_lj_idx NULL > - > static const char *mux_pllp_pllc2_c_c3_clkm[] = { > "pll_p", "pll_c2", "pll_c", "pll_c3", "clk_m" > }; > @@ -686,9 +677,7 @@ static struct tegra_periph_init_data periph_clks[] = { > MUX("sdmmc3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3), > MUX("sdmmc4", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4), > MUX8("sdmmc1", mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1_9), > - MUX8("sdmmc2", mux_pllp_clkm_pllc4_out2_out1_out0_lj, CLK_SOURCE_SDMMC2, 9, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc2_9), > MUX8("sdmmc3", mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3_9), > - MUX8("sdmmc4", mux_pllp_clkm_pllc4_out2_out1_out0_lj, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4_9), > MUX("la", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_LA, 76, TEGRA_PERIPH_ON_APB, tegra_clk_la), > MUX("trace", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_TRACE, 77, TEGRA_PERIPH_ON_APB, tegra_clk_trace), > MUX("owr", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_OWR, 71, TEGRA_PERIPH_ON_APB, tegra_clk_owr), > diff --git a/drivers/clk/tegra/clk-tegra210.c b/drivers/clk/tegra/clk-tegra210.c > index 5435d01..9eb1cb1 100644 > --- a/drivers/clk/tegra/clk-tegra210.c > +++ b/drivers/clk/tegra/clk-tegra210.c > @@ -44,6 +44,8 @@ > #define CLK_SOURCE_EMC 0x19c > #define CLK_SOURCE_SOR1 0x410 > #define CLK_SOURCE_LA 0x1f8 > +#define CLK_SOURCE_SDMMC2 0x154 > +#define CLK_SOURCE_SDMMC4 0x164 > > #define PLLC_BASE 0x80 > #define PLLC_OUT 0x84 > @@ -2286,11 +2288,9 @@ static struct tegra_clk tegra210_clks[tegra_clk_max] __initdata = { > [tegra_clk_rtc] = { .dt_id = TEGRA210_CLK_RTC, .present = true }, > [tegra_clk_timer] = { .dt_id = TEGRA210_CLK_TIMER, .present = true }, > [tegra_clk_uarta_8] = { .dt_id = TEGRA210_CLK_UARTA, .present = true }, > - [tegra_clk_sdmmc2_9] = { .dt_id = TEGRA210_CLK_SDMMC2, .present = true }, > [tegra_clk_i2s1] = { .dt_id = TEGRA210_CLK_I2S1, .present = true }, > [tegra_clk_i2c1] = { .dt_id = TEGRA210_CLK_I2C1, .present = true }, > [tegra_clk_sdmmc1_9] = { .dt_id = TEGRA210_CLK_SDMMC1, .present = true }, > - [tegra_clk_sdmmc4_9] = { .dt_id = TEGRA210_CLK_SDMMC4, .present = true }, > [tegra_clk_pwm] = { .dt_id = TEGRA210_CLK_PWM, .present = true }, > [tegra_clk_i2s2] = { .dt_id = TEGRA210_CLK_I2S2, .present = true }, > [tegra_clk_usbd] = { .dt_id = TEGRA210_CLK_USBD, .present = true }, > @@ -3030,6 +3030,16 @@ static __init void tegra210_periph_clk_init(void __iomem *clk_base, > 0, NULL); > clks[TEGRA210_CLK_ACLK] = clk; > > + clk = tegra_clk_register_sdmmc_mux_div("sdmmc2", clk_base, > + CLK_SOURCE_SDMMC2, 9, > + TEGRA_DIVIDER_ROUND_UP, 0, NULL); > + clks[TEGRA210_CLK_SDMMC2] = clk; > + > + clk = tegra_clk_register_sdmmc_mux_div("sdmmc4", clk_base, > + CLK_SOURCE_SDMMC4, 15, > + TEGRA_DIVIDER_ROUND_UP, 0, NULL); > + clks[TEGRA210_CLK_SDMMC4] = clk; > + Peter, do we need to check for an error here before populating the pointer returned? Cheers Jon -- nvpublic