Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp498592imm; Fri, 13 Jul 2018 00:57:34 -0700 (PDT) X-Google-Smtp-Source: AAOMgpe0iCnEe11Knvw7A5uEMKMRv0A7X5OHjPWL70/HOISkrBF7ZLuH2qXcOwRwdRwc3BMkUQPA X-Received: by 2002:a17:902:1703:: with SMTP id i3-v6mr5223263pli.263.1531468654577; Fri, 13 Jul 2018 00:57:34 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531468654; cv=none; d=google.com; s=arc-20160816; b=B7ovSYhdcxwbShTQoi0mCSjqtCId9Gu0jNst4fBbbRmBKt2Y1BOCyv/xkctEkw+qUD zezC7E+bDE0/+LwZV13eyPeAxPZyXdGWiEh92xGMLzgk03c9c2Yla4MUZMwiLtEP35DC YCUJprVl3a4ZQqyfDXsXZMqSS6sWNAcX/yfbDYX+/PBdTZ3VX37D4pEkFvbzw8EBanTK +sZAE/5H39T6w/ojZvYbBzApURZISv5Idy0YZnyc/EXo7jdSy3WfC03yAdWSWRy8Xy7y jCXlvRJp9KNsrylXVLh+uD5aAjhbJiZlooCntajgO7dUPZYOvK/UuvZziV7YC6EEUpeC yTFg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:in-reply-to :mime-version:user-agent:date:message-id:from:cc:references:to :subject:dkim-signature:arc-authentication-results; bh=GnZcImdhFHgnugR65xkrimI4bbwTo5co9kHxCymPHaA=; b=JJFGlhYGvIuSsRsHsmv6oxGF9sl6ws5dfKmvXaGn43d/sJBq6XJJxpBOFkRAbfrz5T bWne+HigM/XsUDf3UrhTXJH9HcLfjwyKdBS1Taggat3YjZAlefa2O4ckhAFADH0T+Grg 1RxmhYK5M8Z6fRpwslunChGu3eHfZAX5bzc/YjkYoKRcK5NpbcI/PVW3lEKudNZVPLi0 YouJ7VgTBQnZO5jyReqa7XCFYShKeo3SVUwsLJBt6H5KmKZo/pt3q1o7qBW4wiVVpjrm M7S7Vc5cp9DQnVkVsIX/IKIFkGuf89Udq2hKNJUP/I7HrDeb23V9hrWlf4uczyKbYAMr Ts+A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=S+JdNMeG; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 11-v6si23733790plb.195.2018.07.13.00.57.19; Fri, 13 Jul 2018 00:57:34 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=S+JdNMeG; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731965AbeGMIJU (ORCPT + 99 others); Fri, 13 Jul 2018 04:09:20 -0400 Received: from fllv0016.ext.ti.com ([198.47.19.142]:45648 "EHLO fllv0016.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729790AbeGMIJU (ORCPT ); Fri, 13 Jul 2018 04:09:20 -0400 Received: from dflxv15.itg.ti.com ([128.247.5.124]) by fllv0016.ext.ti.com (8.15.2/8.15.2) with ESMTP id w6D7tbQr071648; Fri, 13 Jul 2018 02:55:37 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1531468537; bh=GnZcImdhFHgnugR65xkrimI4bbwTo5co9kHxCymPHaA=; h=Subject:To:References:CC:From:Date:In-Reply-To; b=S+JdNMeGB+VihOAHI1HS/TGDnMD1dH6x/GNnruWqoQDY6rAEiRixaeB6mRqypqUfa KMhJJWNEGz/OXMvnoSxi6NnYJdfhno4Jg6zPewuWJKG8yoBYuDHSvlI8qqVuPLlLhU s3gL62gqE141apdwi3XZaAy/RNG56T4QQtt9hdak= Received: from DLEE108.ent.ti.com (dlee108.ent.ti.com [157.170.170.38]) by dflxv15.itg.ti.com (8.14.3/8.13.8) with ESMTP id w6D7tbdr017695; Fri, 13 Jul 2018 02:55:37 -0500 Received: from DLEE108.ent.ti.com (157.170.170.38) by DLEE108.ent.ti.com (157.170.170.38) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1466.3; Fri, 13 Jul 2018 02:55:37 -0500 Received: from dflp32.itg.ti.com (10.64.6.15) by DLEE108.ent.ti.com (157.170.170.38) with Microsoft SMTP Server (version=TLS1_0, cipher=TLS_RSA_WITH_AES_256_CBC_SHA) id 15.1.1466.3 via Frontend Transport; Fri, 13 Jul 2018 02:55:37 -0500 Received: from [172.24.190.233] (ileax41-snat.itg.ti.com [10.172.224.153]) by dflp32.itg.ti.com (8.14.3/8.13.8) with ESMTP id w6D7tWAt027013; Fri, 13 Jul 2018 02:55:33 -0500 Subject: Re: [PATCH v9 05/12] PCI: dwc: Rework MSI callbacks handler To: Gustavo Pimentel , , , , , , , References: CC: , , From: Kishon Vijay Abraham I Message-ID: Date: Fri, 13 Jul 2018 13:25:32 +0530 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:45.0) Gecko/20100101 Thunderbird/45.8.0 MIME-Version: 1.0 In-Reply-To: Content-Type: text/plain; charset="windows-1252" Content-Transfer-Encoding: 7bit X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Monday 09 July 2018 11:12 PM, Gustavo Pimentel wrote: > Remove duplicate defines located on pcie-designware.h file already > available on /include/uapi/linux/pci-regs.h file. > > Signed-off-by: Gustavo Pimentel Acked-by: Kishon Vijay Abraham I > --- > Change v1->v2: > - Nothing changed, just to follow the patch set version. > Change v2->v3: > - Replaced wrong return value 0 to -EINVAL. > Change v3->v4: > - Rebased to Lorenzo's master branch v4.18-rc1. > Change v4->v5: > - Moved pci_epc_set_msi maximum interrupts validation into a new patch > file #11. > Change v5->v6: > - Nothing changed, just to follow the patch set version. > Change v6->v7: > - Nothing changed, just to follow the patch set version. > Change v7->v8: > - Re-sending the patch series. > Change v8->v9: > - Nothing changed, just to follow the patch set version. > > drivers/pci/controller/dwc/pcie-designware-ep.c | 49 +++++++++++++++++-------- > drivers/pci/controller/dwc/pcie-designware.h | 11 ------ > 2 files changed, 33 insertions(+), 27 deletions(-) > > diff --git a/drivers/pci/controller/dwc/pcie-designware-ep.c b/drivers/pci/controller/dwc/pcie-designware-ep.c > index 72c4188..afb48b5 100644 > --- a/drivers/pci/controller/dwc/pcie-designware-ep.c > +++ b/drivers/pci/controller/dwc/pcie-designware-ep.c > @@ -246,29 +246,38 @@ static int dw_pcie_ep_map_addr(struct pci_epc *epc, u8 func_no, > > static int dw_pcie_ep_get_msi(struct pci_epc *epc, u8 func_no) > { > - int val; > struct dw_pcie_ep *ep = epc_get_drvdata(epc); > struct dw_pcie *pci = to_dw_pcie_from_ep(ep); > + u32 val, reg; > + > + if (!ep->msi_cap) > + return -EINVAL; > > - val = dw_pcie_readw_dbi(pci, MSI_MESSAGE_CONTROL); > - if (!(val & MSI_CAP_MSI_EN_MASK)) > + reg = ep->msi_cap + PCI_MSI_FLAGS; > + val = dw_pcie_readw_dbi(pci, reg); > + if (!(val & PCI_MSI_FLAGS_ENABLE)) > return -EINVAL; > > - val = (val & MSI_CAP_MME_MASK) >> MSI_CAP_MME_SHIFT; > + val = (val & PCI_MSI_FLAGS_QSIZE) >> 4; > + > return val; > } > > -static int dw_pcie_ep_set_msi(struct pci_epc *epc, u8 func_no, u8 encode_int) > +static int dw_pcie_ep_set_msi(struct pci_epc *epc, u8 func_no, u8 interrupts) > { > - int val; > struct dw_pcie_ep *ep = epc_get_drvdata(epc); > struct dw_pcie *pci = to_dw_pcie_from_ep(ep); > + u32 val, reg; > > - val = dw_pcie_readw_dbi(pci, MSI_MESSAGE_CONTROL); > - val &= ~MSI_CAP_MMC_MASK; > - val |= (encode_int << MSI_CAP_MMC_SHIFT) & MSI_CAP_MMC_MASK; > + if (!ep->msi_cap) > + return -EINVAL; > + > + reg = ep->msi_cap + PCI_MSI_FLAGS; > + val = dw_pcie_readw_dbi(pci, reg); > + val &= ~PCI_MSI_FLAGS_QMASK; > + val |= (interrupts << 1) & PCI_MSI_FLAGS_QMASK; > dw_pcie_dbi_ro_wr_en(pci); > - dw_pcie_writew_dbi(pci, MSI_MESSAGE_CONTROL, val); > + dw_pcie_writew_dbi(pci, reg, val); > dw_pcie_dbi_ro_wr_dis(pci); > > return 0; > @@ -367,21 +376,29 @@ int dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep *ep, u8 func_no, > struct dw_pcie *pci = to_dw_pcie_from_ep(ep); > struct pci_epc *epc = ep->epc; > u16 msg_ctrl, msg_data; > - u32 msg_addr_lower, msg_addr_upper; > + u32 msg_addr_lower, msg_addr_upper, reg; > u64 msg_addr; > bool has_upper; > int ret; > > + if (!ep->msi_cap) > + return -EINVAL; > + > /* Raise MSI per the PCI Local Bus Specification Revision 3.0, 6.8.1. */ > - msg_ctrl = dw_pcie_readw_dbi(pci, MSI_MESSAGE_CONTROL); > + reg = ep->msi_cap + PCI_MSI_FLAGS; > + msg_ctrl = dw_pcie_readw_dbi(pci, reg); > has_upper = !!(msg_ctrl & PCI_MSI_FLAGS_64BIT); > - msg_addr_lower = dw_pcie_readl_dbi(pci, MSI_MESSAGE_ADDR_L32); > + reg = ep->msi_cap + PCI_MSI_ADDRESS_LO; > + msg_addr_lower = dw_pcie_readl_dbi(pci, reg); > if (has_upper) { > - msg_addr_upper = dw_pcie_readl_dbi(pci, MSI_MESSAGE_ADDR_U32); > - msg_data = dw_pcie_readw_dbi(pci, MSI_MESSAGE_DATA_64); > + reg = ep->msi_cap + PCI_MSI_ADDRESS_HI; > + msg_addr_upper = dw_pcie_readl_dbi(pci, reg); > + reg = ep->msi_cap + PCI_MSI_DATA_64; > + msg_data = dw_pcie_readw_dbi(pci, reg); > } else { > msg_addr_upper = 0; > - msg_data = dw_pcie_readw_dbi(pci, MSI_MESSAGE_DATA_32); > + reg = ep->msi_cap + PCI_MSI_DATA_32; > + msg_data = dw_pcie_readw_dbi(pci, reg); > } > msg_addr = ((u64) msg_addr_upper) << 32 | msg_addr_lower; > ret = dw_pcie_ep_map_addr(epc, func_no, ep->msi_mem_phys, msg_addr, > diff --git a/drivers/pci/controller/dwc/pcie-designware.h b/drivers/pci/controller/dwc/pcie-designware.h > index b22c5bb..a0ab12f 100644 > --- a/drivers/pci/controller/dwc/pcie-designware.h > +++ b/drivers/pci/controller/dwc/pcie-designware.h > @@ -96,17 +96,6 @@ > #define PCIE_GET_ATU_INB_UNR_REG_OFFSET(region) \ > ((0x3 << 20) | ((region) << 9) | (0x1 << 8)) > > -#define MSI_MESSAGE_CONTROL 0x52 > -#define MSI_CAP_MMC_SHIFT 1 > -#define MSI_CAP_MMC_MASK (7 << MSI_CAP_MMC_SHIFT) > -#define MSI_CAP_MME_SHIFT 4 > -#define MSI_CAP_MSI_EN_MASK 0x1 > -#define MSI_CAP_MME_MASK (7 << MSI_CAP_MME_SHIFT) > -#define MSI_MESSAGE_ADDR_L32 0x54 > -#define MSI_MESSAGE_ADDR_U32 0x58 > -#define MSI_MESSAGE_DATA_32 0x58 > -#define MSI_MESSAGE_DATA_64 0x5C > - > #define MAX_MSI_IRQS 256 > #define MAX_MSI_IRQS_PER_CTRL 32 > #define MAX_MSI_CTRLS (MAX_MSI_IRQS / MAX_MSI_IRQS_PER_CTRL) >