Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp2947166imm; Mon, 16 Jul 2018 17:58:51 -0700 (PDT) X-Google-Smtp-Source: AAOMgpdCc7mr2Ep9ZfcW9WwB3oGqtUfjcCw3tEB/pRStSB/FITKOautWSFIjZx/bAcdYJKoQK6A4 X-Received: by 2002:a63:8f03:: with SMTP id n3-v6mr17560929pgd.166.1531789131938; Mon, 16 Jul 2018 17:58:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531789131; cv=none; d=google.com; s=arc-20160816; b=hDr6eEDuVyflyZPY4k54ioH3UfyUybwLBNVPLE5Qp6Qy+4gPhDvIpF1OS28oh1terR 1ka7qQA/3ZS7q8LSKkozesRbCAwPxBCGSGo6wyL5P89ZtaQYvE1g2Q6QyiaVtiopo30n P/FmltgMKaD30bcYv6ee9xKvkIIzCwXMSI+LFETgAxavuT9lsxCxJlYhYbfk3uvnDWa7 lfrg+xAuqv1quLGL5pfl/MKLx6AXUNpr+flP/AmkH6/cbJTcdcd860F183jso7KMgrUg kE6SLSkoLstZNCg7e5ueX5npU6ZKsw3CcCC0k94+RmOGTD4BHBHnCnQ4hpD6oNJnKgkZ OBjw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:to:references:in-reply-to:message-id:date :subject:cc:from:dkim-signature:arc-authentication-results; bh=7w4He294Db8sBsJjkxYxfpxcWdUbCc0Nd8VXXmtNjV4=; b=sKU2d1eeaPOPm+6d58ObH/ivdxXjSzWv9mrFsu8rHNGQb9nERuuZd2tCiY+H3Zkq9p MD4Tk+xFB8RdrFi5zOft6U2oBwPnCUA9qVbvKh0hbKQNrFcfrOkB9VCQmhIJR/PUkW4x U9CK6xJU+euXkOPS2N9Hjs9Z+KRoadv/YDEHxtkMr6/R72UgAUMmhQBDo69ukqZLhLT0 cQlxb4MhbXfMQpJ1BW+b3zM/3AxaKL+4Oddr3O+eRqMMEn3PlCgsTa7wicRzhhq+5GI4 tPR551J+myTgB7ltz1L5fSSNdVT/hn3DKq/u7w/oO3z2WD7pCWDDWn7a3tMngAtE1uR2 wRHQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@chromium.org header.s=google header.b=W+DFtCW0; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=chromium.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x11-v6si29849084pln.442.2018.07.16.17.58.37; Mon, 16 Jul 2018 17:58:51 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail header.i=@chromium.org header.s=google header.b=W+DFtCW0; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=chromium.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731087AbeGQB1V (ORCPT + 99 others); Mon, 16 Jul 2018 21:27:21 -0400 Received: from mail-it0-f66.google.com ([209.85.214.66]:40802 "EHLO mail-it0-f66.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729969AbeGQB1U (ORCPT ); Mon, 16 Jul 2018 21:27:20 -0400 Received: by mail-it0-f66.google.com with SMTP id 188-v6so24235170ita.5 for ; Mon, 16 Jul 2018 17:57:24 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=chromium.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=7w4He294Db8sBsJjkxYxfpxcWdUbCc0Nd8VXXmtNjV4=; b=W+DFtCW061BMY6fpPPcDnvxnvzHnXooVQTcOciG8bR2bAXVWGsWTYEBjtxqt1O066G pHjZopuRJdTRguB/56aVkxf0T1GPUSadym54U5SW8zjQUE4F3siV0UhcRYjCcNfIprHl xAPBzSxYO2ZHWmN5PLXrZmkja2Xv25o3k0eTM= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=7w4He294Db8sBsJjkxYxfpxcWdUbCc0Nd8VXXmtNjV4=; b=NlYx5zyKxz2zRmEilR7TCVCwVY4OnCKyoRfUUw/UaKLLNZAkteUgSDcT57p464bn1P sUTJ795MMvH6WGquPW9x6H2fhAakc1Wof15LhhbtnQk807ctqeHXn7G5b8/gAHA1OWbZ pMpRYmX1+DGqxORzT8PT33CvsnbNiRa0jTmTxGM6IzTNw0254m/iYMWURmwM0Je+s20m rNKgZZMRo5t2+o8e/rrfgmDc+GfUN6P2aDQcZleOyWnGMfPqt8nYeNWUlRx4a1JHvxZC PywH8Rx+hZ/ngFGKbWIVDv3klGCqewSeXIxg+WShiHtsmdw5yuo4ma/B3g8wZFU28BrM KXUQ== X-Gm-Message-State: AOUpUlFkeqQzyKU6X92oRpxG+77hKU1ZhogJc5ToEtrGZykZMYXLalbt 5kCK9EoSNHCyzM9nqIyE/ZRYzQ== X-Received: by 2002:a02:3b2c:: with SMTP id c44-v6mr16124302jaa.41.1531789044151; Mon, 16 Jul 2018 17:57:24 -0700 (PDT) Received: from djkurtz2.bld.corp.google.com ([2620:15c:183:0:1cfd:61a5:7215:5f9c]) by smtp.gmail.com with ESMTPSA id b1-v6sm3635486ioh.43.2018.07.16.17.57.23 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Mon, 16 Jul 2018 17:57:23 -0700 (PDT) From: Daniel Kurtz Cc: Shyam Sundar S K , Nehal Shah , Ken Xue , Daniel Drake , Thomas Gleixner , Daniel Kurtz , Linus Walleij , linux-gpio@vger.kernel.org (open list:PIN CONTROL SUBSYSTEM), linux-kernel@vger.kernel.org (open list) Subject: [PATCH 2/2] pinctrl/amd: use byte access to clear irq/wake status bits Date: Mon, 16 Jul 2018 18:57:19 -0600 Message-Id: <20180717005719.258905-2-djkurtz@chromium.org> X-Mailer: git-send-email 2.18.0.203.gfac676dfb9-goog In-Reply-To: <20180717005719.258905-1-djkurtz@chromium.org> References: <20180717005719.258905-1-djkurtz@chromium.org> To: unlisted-recipients:; (no To-header on input) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Commit 6afb10267c1692 ("pinctrl/amd: fix masking of GPIO interrupts") changed to the clearing of interrupt status bits to a RMW in a critical section. This works, but is a bit overkill. The relevant interrupt/wake status bits are in the Most Significant Byte of a 32-bit word. These two are the only write-able bits in this byte. Therefore, it should be safe to just write these bits back as a byte access without any additional locking. Signed-off-by: Daniel Kurtz --- drivers/pinctrl/pinctrl-amd.c | 12 ++++-------- 1 file changed, 4 insertions(+), 8 deletions(-) diff --git a/drivers/pinctrl/pinctrl-amd.c b/drivers/pinctrl/pinctrl-amd.c index b91db89eb9247c..52efe77ffb9991 100644 --- a/drivers/pinctrl/pinctrl-amd.c +++ b/drivers/pinctrl/pinctrl-amd.c @@ -558,15 +558,11 @@ static irqreturn_t amd_gpio_irq_handler(int irq, void *dev_id) irq = irq_find_mapping(gc->irq.domain, irqnr + i); generic_handle_irq(irq); - /* Clear interrupt. - * We must read the pin register again, in case the - * value was changed while executing - * generic_handle_irq() above. + /* + * Write-1-to-clear irq/wake status bits in MSByte. + * All other bits in this byte are read-only. */ - raw_spin_lock_irqsave(&gpio_dev->lock, flags); - regval = readl(regs + i); - writel(regval, regs + i); - raw_spin_unlock_irqrestore(&gpio_dev->lock, flags); + writeb((regval >> 24), (u8 *)(regs + i) + 3); ret = IRQ_HANDLED; } } -- 2.18.0.203.gfac676dfb9-goog