Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp321317imm; Wed, 18 Jul 2018 02:45:23 -0700 (PDT) X-Google-Smtp-Source: AAOMgpfUzLTL4mIoVFJZ7lyZhnDk/DuUDmS/gkhvmx63XeZA1SHo6ocbhXYeRQ9zI4xAueVyBVE4 X-Received: by 2002:a63:1262:: with SMTP id 34-v6mr5230681pgs.154.1531907123080; Wed, 18 Jul 2018 02:45:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531907123; cv=none; d=google.com; s=arc-20160816; b=VbGzC8KFKtlqL5h1I5XHoHlDF/jbeOl9VD8V0T5l5Izq0JYRnZUG9ZMfHFWaNPKaaO MXWVkbx8XligLEHtABdNYHCcI4J8XKZrwOYTckYtmQYYnxZyZd1pdHjgDnqh7nWeSjhM Fxd5YELKaWv+lwruczRSHgEyQmpyVVvlrhEUISr3ixSmI921LpIIY7D+q+7eeQ311EeW BHtJAnIGPNbfeRwNXZ7YBcdBzVcQshcrBkzZo++vDZoPbh8izozhvfCQEhy44Cc0R/2t GLUxVtxzjNyL7xJKDHswBugZDxGFKSk5hIb9KFB9lfS97Z9CD3Q8WDF+Wh0XHvgiNNil tmVg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=+ANkec/qOV8O7R4W7k9Hg882TYBVp21R4fwlww4KLPQ=; b=kTgmheavWLKVg37f1MmGk9pWPzG3BIJcE7hgtb/wrtQ5jumn1EuFdGwJonASFVE85j WWo2yb/ilelop6qIBdNw+pZ5h9EuJap494qAOMUaMhnnMzuRgZeaMl/jkWKeN1wET3Fm 0u0gISVqUxuRZFWsgu0jfAeVEElRBkT6NwpM97jn8RImL8iQbFbDUknV+GgNuXFx51Zk /rbgsmmBmlm4gxMTA3i/1QuicHdO8G380jJW9z7PnX1UEZnXnTIuTXlr5fvh1cWCkDM+ RSK+wHmnCEGI8l5i0ZFFUXdzoW9HP+Y7ySchKTee1l746Isn5Y5CqG6sf/0hb0aaKs6b sT1A== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail (test mode) header.i=@8bytes.org header.s=mail-1 header.b=Qu51K4O8; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=8bytes.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e9-v6si2787041pgu.636.2018.07.18.02.45.08; Wed, 18 Jul 2018 02:45:23 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail (test mode) header.i=@8bytes.org header.s=mail-1 header.b=Qu51K4O8; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=8bytes.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731761AbeGRKSk (ORCPT + 99 others); Wed, 18 Jul 2018 06:18:40 -0400 Received: from 8bytes.org ([81.169.241.247]:54196 "EHLO theia.8bytes.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731692AbeGRKSj (ORCPT ); Wed, 18 Jul 2018 06:18:39 -0400 Received: by theia.8bytes.org (Postfix, from userid 1000) id B5B3FAA3; Wed, 18 Jul 2018 11:41:21 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=8bytes.org; s=mail-1; t=1531906883; bh=PFTcFHATf/euI89FyiCX6ghifaBmqhDD9QfrXtzXoJY=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Qu51K4O8Sborqb/86q2MTFZgWs+I5VF/mXWK++dxnkR5qpKzY/fvzzAf8DNRrZVK6 0dN+xmEPB9LoEmY1LDW2ObjWiP946aAtBaWMZhvWbyO9rAU3RWrR2HIRoECGlTZ/UU Dn4uagMlAwO5mb1I7ccHS9IQBPw908aP5mnZy0WXFdWdlea4xRs/QdGY7gGuBR5jGU okFBYff/sNSkBycZr4XIlNjndO5I1W8/xQqONbGmjKSJiaV983dmNOkAbkdrbZpPFt KzhboHhWcdiOL+H1YkVTedIwND4WAoY01yT6S3tOMeglOdGX2JM4qG85s1v6pWTmaI MZoIfOyMc5Zhw== From: Joerg Roedel To: Thomas Gleixner , Ingo Molnar , "H . Peter Anvin" Cc: x86@kernel.org, linux-kernel@vger.kernel.org, linux-mm@kvack.org, Linus Torvalds , Andy Lutomirski , Dave Hansen , Josh Poimboeuf , Juergen Gross , Peter Zijlstra , Borislav Petkov , Jiri Kosina , Boris Ostrovsky , Brian Gerst , David Laight , Denys Vlasenko , Eduardo Valentin , Greg KH , Will Deacon , aliguori@amazon.com, daniel.gruss@iaik.tugraz.at, hughd@google.com, keescook@google.com, Andrea Arcangeli , Waiman Long , Pavel Machek , "David H . Gutteridge" , jroedel@suse.de, joro@8bytes.org Subject: [PATCH 21/39] x86/mm/pae: Populate valid user PGD entries Date: Wed, 18 Jul 2018 11:40:58 +0200 Message-Id: <1531906876-13451-22-git-send-email-joro@8bytes.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1531906876-13451-1-git-send-email-joro@8bytes.org> References: <1531906876-13451-1-git-send-email-joro@8bytes.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Joerg Roedel Generic page-table code populates all non-leaf entries with _KERNPG_TABLE bits set. This is fine for all paging modes except PAE. In PAE mode only a subset of the bits is allowed to be set. Make sure we only set allowed bits by masking out the reserved bits. Signed-off-by: Joerg Roedel --- arch/x86/include/asm/pgtable_types.h | 28 ++++++++++++++++++++++++++-- 1 file changed, 26 insertions(+), 2 deletions(-) diff --git a/arch/x86/include/asm/pgtable_types.h b/arch/x86/include/asm/pgtable_types.h index 99fff85..b64acb0 100644 --- a/arch/x86/include/asm/pgtable_types.h +++ b/arch/x86/include/asm/pgtable_types.h @@ -50,6 +50,7 @@ #define _PAGE_GLOBAL (_AT(pteval_t, 1) << _PAGE_BIT_GLOBAL) #define _PAGE_SOFTW1 (_AT(pteval_t, 1) << _PAGE_BIT_SOFTW1) #define _PAGE_SOFTW2 (_AT(pteval_t, 1) << _PAGE_BIT_SOFTW2) +#define _PAGE_SOFTW3 (_AT(pteval_t, 1) << _PAGE_BIT_SOFTW3) #define _PAGE_PAT (_AT(pteval_t, 1) << _PAGE_BIT_PAT) #define _PAGE_PAT_LARGE (_AT(pteval_t, 1) << _PAGE_BIT_PAT_LARGE) #define _PAGE_SPECIAL (_AT(pteval_t, 1) << _PAGE_BIT_SPECIAL) @@ -266,14 +267,37 @@ typedef struct pgprot { pgprotval_t pgprot; } pgprot_t; typedef struct { pgdval_t pgd; } pgd_t; +#ifdef CONFIG_X86_PAE + +/* + * PHYSICAL_PAGE_MASK might be non-constant when SME is compiled in, so we can't + * use it here. + */ + +#define PGD_PAE_PAGE_MASK ((signed long)PAGE_MASK) +#define PGD_PAE_PHYS_MASK (((1ULL << __PHYSICAL_MASK_SHIFT)-1) & PGD_PAE_PAGE_MASK) + +/* + * PAE allows Base Address, P, PWT, PCD and AVL bits to be set in PGD entries. + * All other bits are Reserved MBZ + */ +#define PGD_ALLOWED_BITS (PGD_PAE_PHYS_MASK | _PAGE_PRESENT | \ + _PAGE_PWT | _PAGE_PCD | \ + _PAGE_SOFTW1 | _PAGE_SOFTW2 | _PAGE_SOFTW3) + +#else +/* No need to mask any bits for !PAE */ +#define PGD_ALLOWED_BITS (~0ULL) +#endif + static inline pgd_t native_make_pgd(pgdval_t val) { - return (pgd_t) { val }; + return (pgd_t) { val & PGD_ALLOWED_BITS }; } static inline pgdval_t native_pgd_val(pgd_t pgd) { - return pgd.pgd; + return pgd.pgd & PGD_ALLOWED_BITS; } static inline pgdval_t pgd_flags(pgd_t pgd) -- 2.7.4