Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp380752imm; Wed, 18 Jul 2018 03:57:11 -0700 (PDT) X-Google-Smtp-Source: AAOMgpd1a8yBqfmK7VH0pBnnr7dZ460crCI8B7M+A/wbkg3TUfeX4Y+T0L9plOrTYbF01W3eT/p4 X-Received: by 2002:a63:a042:: with SMTP id u2-v6mr5244261pgn.80.1531911431120; Wed, 18 Jul 2018 03:57:11 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531911431; cv=none; d=google.com; s=arc-20160816; b=vgMOAAVHY3fH75HSYaULXosHIUESdQ2nSNDA9y0ELj8olyFvicbMD0BEJDo2WINIXj c9Ae92WxdMR2HrQ1o5yE+t7UA/LpCCKyaTZOBh5tQCGOu7Zr/zeH0vm+rOrvQmRf0mcM vxy08y9q2Dg+ix/4lieEEkPCYrsDTJ+qQwa6xnID6jRllnsFQ0HvoCMIzfduUiDzkC1f Tm3wB/kcGoj2sbwXzCm63+Aca/b7OASQxxqMkv2/uhn5UiC4VKqQyjl5uleue1TXrOLO qGl54askbfRqUJpd4y5jpQW3t0VP42SEx9cL5cqtqDgZorvaMp2WqATLrCaSqLjCINwW gZ4w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=2NxMHrdh1e8kuNTntuSwDIlCBnMRisC4qK9hwGUnuRY=; b=aJjprmAbLnDXduv4qQuZPi96YtzE89MWaqUESf5OTcIZrd0JCoGhvi1dS6G7bsHZh2 +1HCXfl9KpFD6BU2o150P1GXLCD0SQ0/ATNb+2zVaCzXVywu7I91wa4s+y/CRml6rU8S J8I5mHVneyTE7xXWhD7JlcpG1wp1sOhRUQPkkl1xk5J6fonNvxbu5JWy2TOgP4EjYKUR hxW+HbbOUdQU86JTenPXyuS9b9KUlMBDBH3rIB8x8olWq3VnONpMcVXulfgL+NK9EOX5 EUKEzMEApX93nASSTh/VwvaxfJEaRVZkeDtkr2MNJQi2aVeOYJ8xqwmXRt/cEZsuLpsv FrvQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=TAYmvIq9; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b18-v6si2955230pge.666.2018.07.18.03.56.56; Wed, 18 Jul 2018 03:57:11 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=TAYmvIq9; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730876AbeGRLdQ (ORCPT + 99 others); Wed, 18 Jul 2018 07:33:16 -0400 Received: from mail-pg1-f196.google.com ([209.85.215.196]:35989 "EHLO mail-pg1-f196.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730735AbeGRLdP (ORCPT ); Wed, 18 Jul 2018 07:33:15 -0400 Received: by mail-pg1-f196.google.com with SMTP id m19-v6so1841656pgv.3 for ; Wed, 18 Jul 2018 03:55:55 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amarulasolutions.com; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=2NxMHrdh1e8kuNTntuSwDIlCBnMRisC4qK9hwGUnuRY=; b=TAYmvIq9S3BU9Fj+n/RWDOWSpnLqAYUSGpRxEz33XjcVGTOFjFeY8ErS+CeSntwH1F w8hqiPlVWjslDUWfsoyiiQ6wsTAIkJACB/kkJ3n1Ia8kEEEgIx4rgZ2naBhlRjnXTZ1Q CLLox4lgoQONgl1RPmQRLlSHOMRXpL/eZRVoc= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=2NxMHrdh1e8kuNTntuSwDIlCBnMRisC4qK9hwGUnuRY=; b=BZ9wQLwTXotL0bXf90YZ6GzviKUVVgrpkhafgnJxeImUSxCGELsDr6VJrhNzecPRWA DSZUGzkcgcEE7nXxma/w03Pq6krBE2rghLW0pvCEtrUOCL1pQ4MTFRvmp6eMY6wjgLpM WdRrN3niuZJi6tLqKY9XwnWzFC82Yuky1Y1a8JftsaslWxUTHN3Ot9xgPhToEe17SeQ/ GPoFDh8meCVTHrveTBQkRzZwg93zXo6PyYrBfD7SKm5z8+HCE5q1cnKcOCJaTOMtvuj8 i7KNvmY8nbFgmebwORK3o6cV/BSls4JTmBNzSOop+jtWZjUEIG0TFeuQU9Y+Bb6Dyygd 1sZg== X-Gm-Message-State: AOUpUlHNAXEfhWQhBAjmwiwJvq+8/a1E3iVoLqjAveU2deJq3NoKj/df yAWtnUi+UjY1sfryjkg6wu24uA== X-Received: by 2002:a65:4344:: with SMTP id k4-v6mr5267064pgq.409.1531911355542; Wed, 18 Jul 2018 03:55:55 -0700 (PDT) Received: from localhost.localdomain ([183.82.229.107]) by smtp.gmail.com with ESMTPSA id x25-v6sm4644452pgv.63.2018.07.18.03.55.50 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Wed, 18 Jul 2018 03:55:55 -0700 (PDT) From: Jagan Teki To: Maxime Ripard , Chen-Yu Tsai , Icenowy Zheng , Jernej Skrabec , Rob Herring , Mark Rutland , Catalin Marinas , Will Deacon , David Airlie , dri-devel@lists.freedesktop.org, Michael Turquette , Stephen Boyd , linux-clk@vger.kernel.org, Michael Trimarchi , linux-arm-kernel@lists.infradead.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-sunxi@googlegroups.com Cc: Jagan Teki Subject: [PATCH v3 07/18] arm64: dts: allwinner: a64: Add tcon1 HDMI pipeline Date: Wed, 18 Jul 2018 16:24:47 +0530 Message-Id: <20180718105458.22304-8-jagan@amarulasolutions.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20180718105458.22304-1-jagan@amarulasolutions.com> References: <20180718105458.22304-1-jagan@amarulasolutions.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org HDMI on Allwinner A64 similar behaviour like H3 with PHY of two clock parents (pll-0, pll-1) connected via second mixer and tcon. Add all require entries needed for HDMI to function. Note, that Figure 3-3.Module Clock Diagram also showing HDMI connected via TCON0 with PLL_VIDEO0. this can be add it in future once we have mixer0 pipeline. Signed-off-by: Jagan Teki --- Changes for v3: - Squash all pipeline components in one patch - Add status for mixer1 and tcon1 Changes for v2: - Change compatibles and other based on previous patch changes arch/arm64/boot/dts/allwinner/sun50i-a64.dtsi | 110 ++++++++++++++++++ 1 file changed, 110 insertions(+) diff --git a/arch/arm64/boot/dts/allwinner/sun50i-a64.dtsi b/arch/arm64/boot/dts/allwinner/sun50i-a64.dtsi index 840753432ea5..572569d8b577 100644 --- a/arch/arm64/boot/dts/allwinner/sun50i-a64.dtsi +++ b/arch/arm64/boot/dts/allwinner/sun50i-a64.dtsi @@ -112,6 +112,12 @@ }; }; + de: display-engine { + compatible = "allwinner,sun50i-a64-display-engine"; + allwinner,pipelines = <&mixer1>; + status = "disabled"; + }; + osc24M: osc24M_clk { #clock-cells = <0>; compatible = "fixed-clock"; @@ -196,6 +202,30 @@ }; }; + mixer1: mixer@1200000 { + compatible = "allwinner,sun50i-a64-de2-mixer-1"; + reg = <0x01200000 0x100000>; + clocks = <&display_clocks CLK_BUS_MIXER1>, + <&display_clocks CLK_MIXER1>; + clock-names = "bus", + "mod"; + resets = <&display_clocks RST_WB>; + status = "disabled"; + + ports { + #address-cells = <1>; + #size-cells = <0>; + + mixer1_out: port@1 { + reg = <1>; + + mixer1_out_tcon1: endpoint { + remote-endpoint = <&tcon1_in_mixer1>; + }; + }; + }; + }; + syscon: syscon@1c00000 { compatible = "allwinner,sun50i-a64-system-control"; reg = <0x01c00000 0x1000>; @@ -228,6 +258,42 @@ #dma-cells = <1>; }; + tcon1: lcd-controller@1c0d000 { + compatible = "allwinner,sun50i-a64-tcon-tv", + "allwinner,sun8i-a83t-tcon-tv"; + reg = <0x01c0d000 0x1000>; + interrupts = ; + clocks = <&ccu CLK_BUS_TCON1>, <&ccu CLK_TCON1>; + clock-names = "ahb", "tcon-ch1"; + resets = <&ccu RST_BUS_TCON1>; + reset-names = "lcd"; + status = "disabled"; + + ports { + #address-cells = <1>; + #size-cells = <0>; + + tcon1_in: port@0 { + reg = <0>; + + tcon1_in_mixer1: endpoint { + remote-endpoint = <&mixer1_out_tcon1>; + }; + }; + + tcon1_out: port@1 { + #address-cells = <1>; + #size-cells = <0>; + reg = <1>; + + tcon1_out_hdmi: endpoint@1 { + reg = <1>; + remote-endpoint = <&hdmi_in_tcon1>; + }; + }; + }; + }; + mmc0: mmc@1c0f000 { compatible = "allwinner,sun50i-a64-mmc"; reg = <0x01c0f000 0x1000>; @@ -688,6 +754,50 @@ status = "disabled"; }; + hdmi: hdmi@1ee0000 { + compatible = "allwinner,sun50i-a64-dw-hdmi", + "allwinner,sun8i-a83t-dw-hdmi"; + reg = <0x01ee0000 0x10000>; + reg-io-width = <1>; + interrupts = ; + clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>, + <&ccu CLK_HDMI>; + clock-names = "iahb", "isfr", "tmds"; + resets = <&ccu RST_BUS_HDMI1>; + reset-names = "ctrl"; + phys = <&hdmi_phy>; + phy-names = "hdmi-phy"; + status = "disabled"; + + ports { + #address-cells = <1>; + #size-cells = <0>; + + hdmi_in: port@0 { + reg = <0>; + + hdmi_in_tcon1: endpoint { + remote-endpoint = <&tcon1_out_hdmi>; + }; + }; + + hdmi_out: port@1 { + reg = <1>; + }; + }; + }; + + hdmi_phy: hdmi-phy@1ef0000 { + compatible = "allwinner,sun50i-a64-hdmi-phy"; + reg = <0x01ef0000 0x10000>; + clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>, + <&ccu CLK_PLL_VIDEO0>, <&ccu CLK_PLL_VIDEO1>; + clock-names = "bus", "mod", "pll-0", "pll-1"; + resets = <&ccu RST_BUS_HDMI0>; + reset-names = "phy"; + #phy-cells = <0>; + }; + rtc: rtc@1f00000 { compatible = "allwinner,sun6i-a31-rtc"; reg = <0x01f00000 0x54>; -- 2.17.1