Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp1470569imm; Thu, 19 Jul 2018 02:09:21 -0700 (PDT) X-Google-Smtp-Source: AAOMgpd6GW4Z+WY10GNNwnCnkREXEM6dr4A4vkDq+GjkWw84HR+EtVXuqFr1Rk51uppHIoZKSWZ9 X-Received: by 2002:a17:902:7586:: with SMTP id j6-v6mr3870135pll.295.1531991361720; Thu, 19 Jul 2018 02:09:21 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531991361; cv=none; d=google.com; s=arc-20160816; b=n9sfZDEN4m75XBUdf6q/d8bjIcSV5XPkaj+TBTk2ZFrKQVrdFRmH14EoxI9mLWEDjb 3CtXpeRP3uOSICtcXmeRbdMgFl8uMpqf9YM8w2cop/TTuI+b/JPZM4Kvr7JStVV6fVob JWZUind2Z5Cr1j3SHpPHdCbvILOK6HgUbPqQfpO9rE+KaGTEqlh5R7bV8isNA1Y/T41j 76Bh80Zcrnw6V+nDuoxUSqv31+luCqsEsgV5bH6ZaY69f08W2vXHYZVjv1JdWMIVzlzF adlP/Objie9bpFUZ6Bql8IkU1mgIb1O3wq5p+IKGAdWJEAuWwMp8wRaN3qE6g6CUFoQi GKFQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=fGUhOwR47ISeW18AbsCALRtx3658ZeHZtS3Z1J03dZQ=; b=TetdRYe/fH0h08PeTMxzdZCo3L6+0acqujKEfCHVootO1w9eMjgqdSe6rysOqCSoZH mCogQZ7bVtJI2MrJE81ndcyEwvBtvYxqJTFkBd+occwElu9S5ghbWE25HHW8kcejNOC2 11wtVnvvBLsoYpJfGk83pxBQARg7BPDmi32GTVpm9AWSjh1QU9p5bl0taGHH0PJxsW0a 6JSwAFdIwG1ml85KAVU2/MN/SypyP3Ta5qsa3ZQSjjB9146RZ0cxbsjDjIOPre/xCk5H SghZICXsrC20CYC13CpMK7bbFdpoLnQYBR8k+ZkPPECZa7bbYA4EveEODjr4IPRmwjei BHQw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=Wj5xwg15; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k10-v6si5409374pfe.41.2018.07.19.02.08.43; Thu, 19 Jul 2018 02:09:21 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=Wj5xwg15; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730621AbeGSJt0 (ORCPT + 99 others); Thu, 19 Jul 2018 05:49:26 -0400 Received: from mail-wr1-f65.google.com ([209.85.221.65]:33225 "EHLO mail-wr1-f65.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729306AbeGSJtZ (ORCPT ); Thu, 19 Jul 2018 05:49:25 -0400 Received: by mail-wr1-f65.google.com with SMTP id g6-v6so7288521wrp.0; Thu, 19 Jul 2018 02:07:13 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=fGUhOwR47ISeW18AbsCALRtx3658ZeHZtS3Z1J03dZQ=; b=Wj5xwg1508shm3QHfZ6iKG7iNu2723QO3efv3K7DYef52k8uuBffeQIacOblABTFyv iudRSOgAO3SJ6hJivR6Xc5immKxnFVI0n3YXwZ2Uf68TrVYy+WEekZzd9If328SL3V9c UOD9RY6k6pokLb26Azi6WrvlFZZqN0vb9LwhrbCmoBxhsCw7WmZmQy8KcgVCli05ctVK kyiWQ6tfDNwGJKKab18qo0YWfGoGmTnyNU9arI4dQj15iplvjmNlb0qi0yg2GBO+Mr7x bS/5dJf8ILnDPBFbGkij0tnOqcRZqRvATemtlC6QPS6Ww8YE++DKtb0VLDOFDHM8pTEw o4+w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=fGUhOwR47ISeW18AbsCALRtx3658ZeHZtS3Z1J03dZQ=; b=PNLTgZnEgtwTcL3lyc/g8Jycg+UavqDjkvRlxaunHk81t+U6nyvAslt717Rui8tho+ S5jp1dV5RboakY32SSaYueZ3Z6XLiD2sOUslnekPMdG+5HEL4sTKrqM4uw0YcrjGJVef pWnWHE2aeMcyNYxZJIx0sfrBScw2gJQGUehyh8gSt9V80FAMLU3ACvw/5kxJ3ww+FCXI FHM2ZPrlbBIm8iO8DYh4j/2jKlRpzz1GsUU+thX/9ENOzn2mrJUK8TJXqFnr0AXkAsxJ 4y76/t4nMAhQ3eWZSaKDyX7MyIWSk99YckjdBb4fj7DniZojIPT0I+DMsdRt+PD+Cujx i6yw== X-Gm-Message-State: AOUpUlGnlgO3evLHk+Q8WR58DOpJNVo3xdI/fV5dEYHienfNOINpo9Th 3rWODaGVLc7BS+oOjq79pNBVlh1HQ6Ad5w== X-Received: by 2002:adf:83c6:: with SMTP id 64-v6mr6589841wre.5.1531991233248; Thu, 19 Jul 2018 02:07:13 -0700 (PDT) Received: from xpert.denx.de ([62.91.23.180]) by smtp.gmail.com with ESMTPSA id j11-v6sm8162160wrr.37.2018.07.19.02.07.11 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Thu, 19 Jul 2018 02:07:12 -0700 (PDT) From: Saravanan Sekar To: afaerber@suse.de, manivannan.sadhasivam@linaro.org, sboyd@kernel.org Cc: mark.rutland@arm.com, devicetree@vger.kernel.org, linux@cubietech.com, sravanhome@gmail.com, support@cubietech.com, catalin.marinas@arm.com, mturquette@baylibre.com, will.deacon@arm.com, linux-kernel@vger.kernel.org, thomas.liau@actions-semi.com, darren@cubietech.com, robh+dt@kernel.org, jeff.chen@actions-semi.com, pn@denx.de, linux-clk@vger.kernel.org, linux-arm-kernel@lists.infradead.org, mp-cs@actions-semi.com Subject: [PATCH v7 2/5] dt-bindings: clock: Add S700 support for Actions Semi Soc's Date: Thu, 19 Jul 2018 11:06:46 +0200 Message-Id: <20180719090649.12460-3-sravanhome@gmail.com> X-Mailer: git-send-email 2.14.4 In-Reply-To: <20180719090649.12460-1-sravanhome@gmail.com> References: <20180719090649.12460-1-sravanhome@gmail.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add clock bindings constants for action S700 Maintain common clock dt-bindings for Actions Semi SoC's S700 and S900. Signed-off-by: Parthiban Nallathambi Signed-off-by: Saravanan Sekar Reviewed-by: Rob Herring --- .../{actions,s900-cmu.txt => actions,owl-cmu.txt} | 20 ++-- include/dt-bindings/clock/actions,s700-cmu.h | 118 +++++++++++++++++++++ 2 files changed, 129 insertions(+), 9 deletions(-) rename Documentation/devicetree/bindings/clock/{actions,s900-cmu.txt => actions,owl-cmu.txt} (68%) create mode 100644 include/dt-bindings/clock/actions,s700-cmu.h diff --git a/Documentation/devicetree/bindings/clock/actions,s900-cmu.txt b/Documentation/devicetree/bindings/clock/actions,owl-cmu.txt similarity index 68% rename from Documentation/devicetree/bindings/clock/actions,s900-cmu.txt rename to Documentation/devicetree/bindings/clock/actions,owl-cmu.txt index 93e4fb827cd6..d1e60d297387 100644 --- a/Documentation/devicetree/bindings/clock/actions,s900-cmu.txt +++ b/Documentation/devicetree/bindings/clock/actions,owl-cmu.txt @@ -1,12 +1,14 @@ -* Actions S900 Clock Management Unit (CMU) +* Actions Semi Owl Clock Management Unit (CMU) -The Actions S900 clock management unit generates and supplies clock to various -controllers within the SoC. The clock binding described here is applicable to -S900 SoC. +The Actions Semi Owl Clock Management Unit generates and supplies clock +to various controllers within the SoC. The clock binding described here is +applicable to S900 and S700 SoC's. Required Properties: -- compatible: should be "actions,s900-cmu" +- compatible: should be one of the following, + "actions,s900-cmu" + "actions,s700-cmu" - reg: physical base address of the controller and length of memory mapped region. - clocks: Reference to the parent clocks ("hosc", "losc") @@ -15,16 +17,16 @@ Required Properties: Each clock is assigned an identifier, and client nodes can use this identifier to specify the clock which they consume. -All available clocks are defined as preprocessor macros in -dt-bindings/clock/actions,s900-cmu.h header and can be used in device -tree sources. +All available clocks are defined as preprocessor macros in corresponding +dt-bindings/clock/actions,s900-cmu.h or actions,s700-cmu.h header and can be +used in device tree sources. External clocks: The hosc clock used as input for the plls is generated outside the SoC. It is expected that it is defined using standard clock bindings as "hosc". -Actions S900 CMU also requires one more clock: +Actions Semi S900 CMU also requires one more clock: - "losc" - internal low frequency oscillator Example: Clock Management Unit node: diff --git a/include/dt-bindings/clock/actions,s700-cmu.h b/include/dt-bindings/clock/actions,s700-cmu.h new file mode 100644 index 000000000000..3e1942996724 --- /dev/null +++ b/include/dt-bindings/clock/actions,s700-cmu.h @@ -0,0 +1,118 @@ +/* SPDX-License-Identifier: GPL-2.0 + * + * Device Tree binding constants for Actions Semi S700 Clock Management Unit + * + * Copyright (c) 2014 Actions Semi Inc. + * Author: David Liu + * + * Author: Pathiban Nallathambi + * Author: Saravanan Sekar + */ + +#ifndef __DT_BINDINGS_CLOCK_S700_H +#define __DT_BINDINGS_CLOCK_S700_H + +#define CLK_NONE 0 + +/* pll clocks */ +#define CLK_CORE_PLL 1 +#define CLK_DEV_PLL 2 +#define CLK_DDR_PLL 3 +#define CLK_NAND_PLL 4 +#define CLK_DISPLAY_PLL 5 +#define CLK_TVOUT_PLL 6 +#define CLK_CVBS_PLL 7 +#define CLK_AUDIO_PLL 8 +#define CLK_ETHERNET_PLL 9 + +/* system clock */ +#define CLK_CPU 10 +#define CLK_DEV 11 +#define CLK_AHB 12 +#define CLK_APB 13 +#define CLK_DMAC 14 +#define CLK_NOC0_CLK_MUX 15 +#define CLK_NOC1_CLK_MUX 16 +#define CLK_HP_CLK_MUX 17 +#define CLK_HP_CLK_DIV 18 +#define CLK_NOC1_CLK_DIV 19 +#define CLK_NOC0 20 +#define CLK_NOC1 21 +#define CLK_SENOR_SRC 22 + +/* peripheral device clock */ +#define CLK_GPIO 23 +#define CLK_TIMER 24 +#define CLK_DSI 25 +#define CLK_CSI 26 +#define CLK_SI 27 +#define CLK_DE 28 +#define CLK_HDE 29 +#define CLK_VDE 30 +#define CLK_VCE 31 +#define CLK_NAND 32 +#define CLK_SD0 33 +#define CLK_SD1 34 +#define CLK_SD2 35 + +#define CLK_UART0 36 +#define CLK_UART1 37 +#define CLK_UART2 38 +#define CLK_UART3 39 +#define CLK_UART4 40 +#define CLK_UART5 41 +#define CLK_UART6 42 + +#define CLK_PWM0 43 +#define CLK_PWM1 44 +#define CLK_PWM2 45 +#define CLK_PWM3 46 +#define CLK_PWM4 47 +#define CLK_PWM5 48 +#define CLK_GPU3D 49 + +#define CLK_I2C0 50 +#define CLK_I2C1 51 +#define CLK_I2C2 52 +#define CLK_I2C3 53 + +#define CLK_SPI0 54 +#define CLK_SPI1 55 +#define CLK_SPI2 56 +#define CLK_SPI3 57 + +#define CLK_USB3_480MPLL0 58 +#define CLK_USB3_480MPHY0 59 +#define CLK_USB3_5GPHY 60 +#define CLK_USB3_CCE 61 +#define CLK_USB3_MAC 62 + +#define CLK_LCD 63 +#define CLK_HDMI_AUDIO 64 +#define CLK_I2SRX 65 +#define CLK_I2STX 66 + +#define CLK_SENSOR0 67 +#define CLK_SENSOR1 68 + +#define CLK_HDMI_DEV 69 + +#define CLK_ETHERNET 70 +#define CLK_RMII_REF 71 + +#define CLK_USB2H0_PLLEN 72 +#define CLK_USB2H0_PHY 73 +#define CLK_USB2H0_CCE 74 +#define CLK_USB2H1_PLLEN 75 +#define CLK_USB2H1_PHY 76 +#define CLK_USB2H1_CCE 77 + +#define CLK_TVOUT 78 + +#define CLK_THERMAL_SENSOR 79 + +#define CLK_IRC_SWITCH 80 +#define CLK_PCM1 81 +#define CLK_NR_CLKS (CLK_PCM1 + 1) + +#endif /* __DT_BINDINGS_CLOCK_S700_H */ -- 2.14.4