Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp1523491imm; Thu, 19 Jul 2018 03:18:08 -0700 (PDT) X-Google-Smtp-Source: AAOMgpcIo+PInsWEwl5TWSrFcbuvmhx3faN+wkp8A5Y2pa3+pKbplbd7RAfILC7m3HDHinUktKhK X-Received: by 2002:a62:5d55:: with SMTP id r82-v6mr8964913pfb.150.1531995488248; Thu, 19 Jul 2018 03:18:08 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1531995488; cv=none; d=google.com; s=arc-20160816; b=bzZfPpwBXTE5wCyhheUTIkDBLnq1jCZfmTeZLGzAmOwNosNViYuiXNY3hk1v0EXvVz VomggoAPVnA4Ht3k9qi1gUR9T4KaDmXiQQB0gocWZ15U74NAF4pV9DeNzk7NTIkYwFHu 0Nk804oGJMAHkSUk9hdLzDHcRlr+tU2zpk7M2gF9pt/gOdXh9DubETMZB39pwImjIaNm vFo2VGIR1BIaiAOEZbLxpP4Mm5nr8wh/I3pyQmopKUfCtzu++mrtUOS3sDKhg9upr7+3 k4uiVp/BfIgSkLwCPydJhNg2xIITlvBBWNucuzTSfvOqoS8yCAtXxZgJMCu7OTIXAyY/ NdOA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=0XUZQ0z8txJ1SOWdo5cHQmPVIrIGk3dKg2rsSKZzIHE=; b=HNDkZkoAyqTGUWaXlrlyUefQ1A4g+GBmxEJyNkeo9cUocc5WRRaVpBDHuXNajAg80z sYnpsCnTyy4DzgpkDV3Lvj9sW9yWa2Mgard1sbi4PyT2v1AiQUHoglSWy0Q8teHfz2m4 D6z4OOtkqJhF4dgM836+7+MEm2m7bw0c4g2c4CU8DumAMu4KhIJ14JZabcc4Rh4fQkOE e5YkdPbH159Z0PY967ccLlpRpguuMzjlL9pFrOJZ1vZIhbUy4F7Tkfg9PFppeWkaaZz1 OkQIFxxJn5WYv89+UEUu5+DWsohePG/fXrwR519iauZthl1MSxhkRS4KIaH/rZZZmJmj E4yw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=WGhT7Xh9; dkim=pass header.i=@codeaurora.org header.s=default header.b=ErXFF3hX; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u1-v6si5191530pgp.18.2018.07.19.03.17.30; Thu, 19 Jul 2018 03:18:08 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=WGhT7Xh9; dkim=pass header.i=@codeaurora.org header.s=default header.b=ErXFF3hX; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730966AbeGSK62 (ORCPT + 99 others); Thu, 19 Jul 2018 06:58:28 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:42290 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726630AbeGSK62 (ORCPT ); Thu, 19 Jul 2018 06:58:28 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id AEF8060B84; Thu, 19 Jul 2018 10:15:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1531995361; bh=Oor1UwNRlg7/aUqQGspcksUY//13w4iG7yk9bZcqjm4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=WGhT7Xh9Yw5KAuYhhPPLNbMh+/Uf1pPsg32Y4RQxHcgPKby3rsvLdKG3nxhzLVhZA P+C9TgbNj/CPXJZRWnmgReP3m6Khm96nKbWceBo/EHp3+FJwJGOAbdT4VEGrInsK2W WJ9kP8nkDWIILFnK+WDpjwcIkhCBaumkgbdkbi2o= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from blr-ubuntu-41.ap.qualcomm.com (blr-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.18.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: vivek.gautam@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 46B8860314; Thu, 19 Jul 2018 10:15:52 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1531995357; bh=Oor1UwNRlg7/aUqQGspcksUY//13w4iG7yk9bZcqjm4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=ErXFF3hX9PDUibVGM3Yf9VxQnrWvRqMBzK4QdW0KreXiUm78cBo1z4piqF3dYUcR4 zqa4YF1Z5KlSOILXy7iwC8uz3F0H6MiwHlcShwRd4TXhWm7nckpsz4tdUJsEYu3joM Mm9lUJB4FU8l9XYq7LoeX8GHmPZpYN8OG1BvcCmY= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 46B8860314 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=vivek.gautam@codeaurora.org From: Vivek Gautam To: joro@8bytes.org, robh+dt@kernel.org, rjw@rjwysocki.net, robin.murphy@arm.com, will.deacon@arm.com, iommu@lists.linux-foundation.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: alex.williamson@redhat.com, mark.rutland@arm.com, robdclark@gmail.com, linux-pm@vger.kernel.org, freedreno@lists.freedesktop.org, sboyd@kernel.org, tfiga@chromium.org, jcrouse@codeaurora.org, sricharan@codeaurora.org, m.szyprowski@samsung.com, lukas@wunner.de, architt@codeaurora.org, linux-arm-msm@vger.kernel.org, Vivek Gautam Subject: [PATCH v13 1/4] iommu/arm-smmu: Add pm_runtime/sleep ops Date: Thu, 19 Jul 2018 15:45:36 +0530 Message-Id: <20180719101539.6104-2-vivek.gautam@codeaurora.org> X-Mailer: git-send-email 2.16.1.72.g5be1f00a9a70 In-Reply-To: <20180719101539.6104-1-vivek.gautam@codeaurora.org> References: <20180719101539.6104-1-vivek.gautam@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Sricharan R The smmu needs to be functional only when the respective master's using it are active. The device_link feature helps to track such functional dependencies, so that the iommu gets powered when the master device enables itself using pm_runtime. So by adapting the smmu driver for runtime pm, above said dependency can be addressed. This patch adds the pm runtime/sleep callbacks to the driver and also the functions to parse the smmu clocks from DT and enable them in resume/suspend. Also, while we enable the runtime pm add a pm sleep suspend callback that pushes devices to low power state by turning the clocks off in a system sleep. Also add corresponding clock enable path in resume callback. Signed-off-by: Sricharan R Signed-off-by: Archit Taneja [vivek: rework for clock and pm ops] Signed-off-by: Vivek Gautam Reviewed-by: Tomasz Figa --- Changes since v12: - Added pm sleep .suspend callback. This disables the clocks. - Added corresponding change to enable clocks in .resume pm sleep callback. drivers/iommu/arm-smmu.c | 75 ++++++++++++++++++++++++++++++++++++++++++++++-- 1 file changed, 73 insertions(+), 2 deletions(-) diff --git a/drivers/iommu/arm-smmu.c b/drivers/iommu/arm-smmu.c index c73cfce1ccc0..9138a6fffe04 100644 --- a/drivers/iommu/arm-smmu.c +++ b/drivers/iommu/arm-smmu.c @@ -48,6 +48,7 @@ #include #include #include +#include #include #include @@ -205,6 +206,8 @@ struct arm_smmu_device { u32 num_global_irqs; u32 num_context_irqs; unsigned int *irqs; + struct clk_bulk_data *clks; + int num_clks; u32 cavium_id_base; /* Specific to Cavium */ @@ -1897,10 +1900,12 @@ static int arm_smmu_device_cfg_probe(struct arm_smmu_device *smmu) struct arm_smmu_match_data { enum arm_smmu_arch_version version; enum arm_smmu_implementation model; + const char * const *clks; + int num_clks; }; #define ARM_SMMU_MATCH_DATA(name, ver, imp) \ -static struct arm_smmu_match_data name = { .version = ver, .model = imp } +static const struct arm_smmu_match_data name = { .version = ver, .model = imp } ARM_SMMU_MATCH_DATA(smmu_generic_v1, ARM_SMMU_V1, GENERIC_SMMU); ARM_SMMU_MATCH_DATA(smmu_generic_v2, ARM_SMMU_V2, GENERIC_SMMU); @@ -1919,6 +1924,23 @@ static const struct of_device_id arm_smmu_of_match[] = { }; MODULE_DEVICE_TABLE(of, arm_smmu_of_match); +static void arm_smmu_fill_clk_data(struct arm_smmu_device *smmu, + const char * const *clks) +{ + int i; + + if (smmu->num_clks < 1) + return; + + smmu->clks = devm_kcalloc(smmu->dev, smmu->num_clks, + sizeof(*smmu->clks), GFP_KERNEL); + if (!smmu->clks) + return; + + for (i = 0; i < smmu->num_clks; i++) + smmu->clks[i].id = clks[i]; +} + #ifdef CONFIG_ACPI static int acpi_smmu_get_data(u32 model, struct arm_smmu_device *smmu) { @@ -2001,6 +2023,9 @@ static int arm_smmu_device_dt_probe(struct platform_device *pdev, data = of_device_get_match_data(dev); smmu->version = data->version; smmu->model = data->model; + smmu->num_clks = data->num_clks; + + arm_smmu_fill_clk_data(smmu, data->clks); parse_driver_options(smmu); @@ -2099,6 +2124,14 @@ static int arm_smmu_device_probe(struct platform_device *pdev) smmu->irqs[i] = irq; } + err = devm_clk_bulk_get(smmu->dev, smmu->num_clks, smmu->clks); + if (err) + return err; + + err = clk_bulk_prepare(smmu->num_clks, smmu->clks); + if (err) + return err; + err = arm_smmu_device_cfg_probe(smmu); if (err) return err; @@ -2181,6 +2214,9 @@ static int arm_smmu_device_remove(struct platform_device *pdev) /* Turn the thing off */ writel(sCR0_CLIENTPD, ARM_SMMU_GR0_NS(smmu) + ARM_SMMU_GR0_sCR0); + + clk_bulk_unprepare(smmu->num_clks, smmu->clks); + return 0; } @@ -2189,15 +2225,50 @@ static void arm_smmu_device_shutdown(struct platform_device *pdev) arm_smmu_device_remove(pdev); } +static int __maybe_unused arm_smmu_runtime_resume(struct device *dev) +{ + struct arm_smmu_device *smmu = dev_get_drvdata(dev); + + return clk_bulk_enable(smmu->num_clks, smmu->clks); +} + +static int __maybe_unused arm_smmu_runtime_suspend(struct device *dev) +{ + struct arm_smmu_device *smmu = dev_get_drvdata(dev); + + clk_bulk_disable(smmu->num_clks, smmu->clks); + + return 0; +} + static int __maybe_unused arm_smmu_pm_resume(struct device *dev) { struct arm_smmu_device *smmu = dev_get_drvdata(dev); + int ret; + + if (!pm_runtime_suspended(dev)) { + ret = arm_smmu_runtime_resume(dev); + if (ret) + return ret; + } arm_smmu_device_reset(smmu); return 0; } -static SIMPLE_DEV_PM_OPS(arm_smmu_pm_ops, NULL, arm_smmu_pm_resume); +static int __maybe_unused arm_smmu_pm_suspend(struct device *dev) +{ + if (!pm_runtime_suspended(dev)) + return arm_smmu_runtime_suspend(dev); + + return 0; +} + +static const struct dev_pm_ops arm_smmu_pm_ops = { + SET_SYSTEM_SLEEP_PM_OPS(arm_smmu_pm_suspend, arm_smmu_pm_resume) + SET_RUNTIME_PM_OPS(arm_smmu_runtime_suspend, + arm_smmu_runtime_resume, NULL) +}; static struct platform_driver arm_smmu_driver = { .driver = { -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation