Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp3938470imm; Mon, 30 Jul 2018 06:09:30 -0700 (PDT) X-Google-Smtp-Source: AAOMgpeVWHzrT7EUK+8t6lZk7R4v8SZ15UHlyfAB+zoRyMpiyU872L9LRGLqn1Vek5DNlBmnrp/n X-Received: by 2002:a65:5c03:: with SMTP id u3-v6mr15646350pgr.402.1532956170622; Mon, 30 Jul 2018 06:09:30 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1532956170; cv=none; d=google.com; s=arc-20160816; b=UoM3z7+xyi/nK3ES5PhCHn2VM66xjFMWlQJxYxSDndv+QIh0mYzmqV3NlwQ3F6flyq K8+A/2LdaD3b52oj4TIx4HIwxqvN99ikiJE3v4+0AEqVtbluSg/M4DA64buhLPXP/fmU C70tZ1Fsh2AYUh/OSU6L/e6QUaiwKZLhaTAS7wUKZwj2jiQiNxKrISoMcZksgBOKsj26 3PIkMkb7ARtgYmIvY/GEQeh/nlEbs8WguHVQE3W3x43pRy9dst3CL7Qu27bo1KV8Xzp+ crKkFcnwtWMpHdGrTM2KbtJzXUPIdZvJ1NprsV+s3MZk5A37FIMNnMcnZX0hmWZ3EhvN wuRg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:organization:from:references:cc:to:subject :arc-authentication-results; bh=ryNf8szZOlqTm2KYwPmyMtSGvaDTbRDnAwuyGtK4S2k=; b=EHx629l8gp0u6CODMZZeglI7WbQKyZ2zySn/NScdr9Tupzie3X5p+wZ5Tf/V8dg3mg qLEdoKHjRBj+pWMPSExuULV/Yb3N0mOA2x6Mu9HxSVmZ9tPBvyWnPE+olX8RYwJayeL9 6w3+cLP4iJ86vHvYBasq5tS5wWgwuQx4+3qV0GeGfbLynUzJLZPcTPNHDD2e9OAOq6mn c/V47Hr4rl4BxbEUWkm/lO4eSXSkhNuZe5QajoFaim/cpNPjLGl4y+M30BSS5qXOjwWt dqO5gt3GmbGbPEItS0a8jK2+NNtUwOqQ+i6jTjWgy3kXbrKB1Vgaj4Zr7P/6sINkKMFO ykrA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k6-v6si9850819pla.473.2018.07.30.06.09.16; Mon, 30 Jul 2018 06:09:30 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730613AbeG3Omn (ORCPT + 99 others); Mon, 30 Jul 2018 10:42:43 -0400 Received: from mga14.intel.com ([192.55.52.115]:64363 "EHLO mga14.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726693AbeG3Omn (ORCPT ); Mon, 30 Jul 2018 10:42:43 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga002.fm.intel.com ([10.253.24.26]) by fmsmga103.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 30 Jul 2018 06:07:48 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.51,422,1526367600"; d="scan'208";a="71684642" Received: from ahunter-desktop.fi.intel.com (HELO [10.237.72.168]) ([10.237.72.168]) by fmsmga002.fm.intel.com with ESMTP; 30 Jul 2018 06:07:28 -0700 Subject: Re: [PATCH V4 4/7] mmc: sdhci: add 32-bit block count support for v4 mode To: Chunyan Zhang , Ulf Hansson Cc: linux-mmc@vger.kernel.org, linux-kernel@vger.kernel.org, Orson Zhai , Baolin Wang , Billows Wu , Jason Wu , zhang.lyra@gmail.com References: <1532340508-8749-5-git-send-email-zhang.chunyan@linaro.org> <1532400671-23429-1-git-send-email-zhang.chunyan@linaro.org> From: Adrian Hunter Organization: Intel Finland Oy, Registered Address: PL 281, 00181 Helsinki, Business Identity Code: 0357606 - 4, Domiciled in Helsinki Message-ID: <3e586922-c5e8-fb3c-233e-06836f4dad48@intel.com> Date: Mon, 30 Jul 2018 16:05:47 +0300 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:52.0) Gecko/20100101 Thunderbird/52.9.0 MIME-Version: 1.0 In-Reply-To: <1532400671-23429-1-git-send-email-zhang.chunyan@linaro.org> Content-Type: text/plain; charset=utf-8 Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 24/07/18 05:51, Chunyan Zhang wrote: > Host Controller Version 4.10 re-defines SDMA System Address register > as 32-bit Block Count for v4 mode, and SDMA uses ADMA System > Address register (05Fh-058h) instead if v4 mode is enabled. Also > when using 32-bit block count, 16-bit block count register need > to be set to zero. > > Signed-off-by: Chunyan Zhang > --- > drivers/mmc/host/sdhci.c | 14 +++++++++++++- > drivers/mmc/host/sdhci.h | 1 + > 2 files changed, 14 insertions(+), 1 deletion(-) > > diff --git a/drivers/mmc/host/sdhci.c b/drivers/mmc/host/sdhci.c > index 920d8ec..c272a2b 100644 > --- a/drivers/mmc/host/sdhci.c > +++ b/drivers/mmc/host/sdhci.c > @@ -1070,7 +1070,19 @@ static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd) > /* Set the DMA boundary value and block size */ > sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz), > SDHCI_BLOCK_SIZE); > - sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT); > + > + /* > + * For Version 4.10 onwards, if v4 mode is enabled, 16-bit Block Count > + * register need to be set to zero, 32-bit Block Count register would > + * be selected. > + */ > + if (host->version >= SDHCI_SPEC_410 && host->v4_mode) { > + if (sdhci_readw(host, SDHCI_BLOCK_COUNT)) > + sdhci_writew(host, 0, SDHCI_BLOCK_COUNT); > + sdhci_writew(host, data->blocks, SDHCI_32BIT_BLK_CNT); So this is also SDHCI_ARGUMENT2 which is why there is a conflict with auto-CMD23. We need to write SDHCI_32BIT_BLK_CNT only once, but also cater for eMMC which uses the CMD23 argument for more than just block count. > + } else { > + sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT); > + } > } > > static inline bool sdhci_auto_cmd12(struct sdhci_host *host, > diff --git a/drivers/mmc/host/sdhci.h b/drivers/mmc/host/sdhci.h > index 23318ff..81aae07 100644 > --- a/drivers/mmc/host/sdhci.h > +++ b/drivers/mmc/host/sdhci.h > @@ -28,6 +28,7 @@ > > #define SDHCI_DMA_ADDRESS 0x00 > #define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS > +#define SDHCI_32BIT_BLK_CNT SDHCI_DMA_ADDRESS > > #define SDHCI_BLOCK_SIZE 0x04 > #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF)) >