Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp1108658imm; Wed, 1 Aug 2018 10:19:05 -0700 (PDT) X-Google-Smtp-Source: AAOMgpeNB3oPDkN8xiySC3dud5k7cAq5iKeoY2udbq5vpM0nQ1v4t7mybdjJovIPvA3H8tbRXLQQ X-Received: by 2002:a63:555:: with SMTP id 82-v6mr25842637pgf.25.1533143944965; Wed, 01 Aug 2018 10:19:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1533143944; cv=none; d=google.com; s=arc-20160816; b=GE9bALcHjnsVH368Lxb6N6cZfK47ZBagtmVpNWNP/N3EPZRgmTrsxkr60IbbOEFzvx +rTfugpV2FYzKaJxEM5tMikBphqE+qMERmizKW6iAVPEVwqEQPhPbAgYlNrgqRf5yt1R DOItk6BOygTPa7EmwTkpTyMOsaFETI8F7QKlubGtqH14C/gjnkMTFb7Z8/kZeUeP2WrM h9jZIROGYaQSamXPauTIMjYpv/l3oKk2whUuXq61xzu4FLy3I9fWZ2dXmIOxrWPE82Fy HZI68qcjJ/jweV9H9zjbiXofQEjHqzUbuG5NMfcRI7vbqi16pjNuykM9nKDF7CBXroIc dJPA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=fQHYfk+yTZM02cpzC3d5PQEH85ikeeq9r7K5QPTJAbA=; b=eL++LPiDJkp0q9s/J2EQglei4HVYgY0koVoKpo0hWom58JawdC1UHn/y75laSEbQCu hoCOtOwGXpBMosu0vRlIGel2pbUrK2Y3goF3+Y4CDsYCqBOd8R+Iqk1sFXSgNv+SrWU9 Vs5VGW6TCKiBkyvmEDU3mW0oKTOCDSp2ZM9Yh4y/BnidUrbRaLngD2yZtX99juT9KcnW XtMyyNlBuLY3IDUZS5RvxOTvvpWQkNTtXL0XJUHfXFYH65OiOEsRwrIrVQxt41wk+412 o1V/Jy6RWJRwdkgY1FCRXbyKDMFlNaszDkrP1NVrl+eSnWXHrEqi1h14OgXU8YKhT8c/ fG2g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w61-v6si15212846plb.502.2018.08.01.10.18.50; Wed, 01 Aug 2018 10:19:04 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2404674AbeHATEF (ORCPT + 99 others); Wed, 1 Aug 2018 15:04:05 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:46328 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2404073AbeHATEE (ORCPT ); Wed, 1 Aug 2018 15:04:04 -0400 Received: from localhost (D57E6652.static.ziggozakelijk.nl [213.126.102.82]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id 1FF12C96; Wed, 1 Aug 2018 17:17:23 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Renesas BSP team via Yoshihiro Shimoda , Geert Uytterhoeven , Simon Horman , Mark Brown , Sasha Levin Subject: [PATCH 4.14 105/246] spi: sh-msiof: Fix setting SIRMDR1.SYNCAC to match SITMDR1.SYNCAC Date: Wed, 1 Aug 2018 18:50:15 +0200 Message-Id: <20180801165016.741344537@linuxfoundation.org> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20180801165011.700991984@linuxfoundation.org> References: <20180801165011.700991984@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: Geert Uytterhoeven [ Upstream commit 0921e11e1e12802ae0a3c19cb02e33354ca51967 ] According to section 59.2.4 MSIOF Receive Mode Register 1 (SIRMDR1) in the R-Car Gen3 datasheet Rev.1.00, the value of the SIRMDR1.SYNCAC bit must match the value of the SITMDR1.SYNCAC bit. However, sh_msiof_spi_setup() changes only the latter. Fix this by updating the SIRMDR1 register like the SITMDR1 register, taking into account register bits that exist in SITMDR1 only. Reported-by: Renesas BSP team via Yoshihiro Shimoda Fixes: 7ff0b53c4051145d ("spi: sh-msiof: Avoid writing to registers from spi_master.setup()") Signed-off-by: Geert Uytterhoeven Reviewed-by: Simon Horman Signed-off-by: Mark Brown Signed-off-by: Sasha Levin Signed-off-by: Greg Kroah-Hartman --- drivers/spi/spi-sh-msiof.c | 6 ++++-- 1 file changed, 4 insertions(+), 2 deletions(-) --- a/drivers/spi/spi-sh-msiof.c +++ b/drivers/spi/spi-sh-msiof.c @@ -555,14 +555,16 @@ static int sh_msiof_spi_setup(struct spi /* Configure native chip select mode/polarity early */ clr = MDR1_SYNCMD_MASK; - set = MDR1_TRMD | TMDR1_PCON | MDR1_SYNCMD_SPI; + set = MDR1_SYNCMD_SPI; if (spi->mode & SPI_CS_HIGH) clr |= BIT(MDR1_SYNCAC_SHIFT); else set |= BIT(MDR1_SYNCAC_SHIFT); pm_runtime_get_sync(&p->pdev->dev); tmp = sh_msiof_read(p, TMDR1) & ~clr; - sh_msiof_write(p, TMDR1, tmp | set); + sh_msiof_write(p, TMDR1, tmp | set | MDR1_TRMD | TMDR1_PCON); + tmp = sh_msiof_read(p, RMDR1) & ~clr; + sh_msiof_write(p, RMDR1, tmp | set); pm_runtime_put(&p->pdev->dev); p->native_cs_high = spi->mode & SPI_CS_HIGH; p->native_cs_inited = true;