Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp326695imm; Thu, 2 Aug 2018 20:12:33 -0700 (PDT) X-Google-Smtp-Source: AAOMgpccAZR1XrYl3A1i9+g4GyBNcggvwYyhKDiOED8ELzZTmnEl/5oqjU/9Dvb7n7AMmSO3fJjt X-Received: by 2002:a63:64c2:: with SMTP id y185-v6mr1933445pgb.126.1533265953879; Thu, 02 Aug 2018 20:12:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1533265953; cv=none; d=google.com; s=arc-20160816; b=t+6m+ThGpkRx8dwjVQj2roLxNQPhIyaCKDxwRSEhPU0cckweRn4nCKahSKRU3CNd27 jZgp71ywxn2+8ZtJmt2bIU+FR+ImyGcnQZlreOTQwF1fL5aos8o/arsTt3xJVYW8Ezmt 6QbzIse4n6xO6cEB17a1kt6tgSD2Ud2AZk1INcTB7sxmds8nwyP/qfX2p83XtGqYztCy M3tlfqe4H/RFcv9mjiYj4rEX1R3lRuniPctiB7wdk7dBRrvlzR2cVj1i65c8jb7gj59i o+rYkhbSO4l6NoP558/qIiZjaQT7sy40xA2bwbjEwcx3a83CkgSyqfGvfw+3FKe8Maic UPJw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=JTICjMEz7rEEJcO2OUqU6CPcchGWhZc7WpljfLbjxJ8=; b=bE5rELqhncWVLF67gqxagFb6RaACcwMHy8LZ2M/X3GRUGfGanvI9vWd2m6wOUbq2Eh czOQSLv09ONHvdN2iI9L2w8xq8p75AevFGCKgeSuCtHXfYVtpukOUSboKwWy5DYOpj/O ELm42VXP86Nig4PJCrRjoc4cVfrA6TXjhinioYdRNbcfSXaw7vl1cQxR3ISZW733yvDH B4XZpLmmoGzK+AoivuF3OYBRHtWe0r4RoPN4grtXIvwCIhUXYu5on+uyGgY9a3LZlA1T YxKMhj+dMXM+DjgRSsTDoGVoXkwnHwaHvdTxL0kEnFqRapNf8QFw2QO6F81fnMPKpdFs KbPQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d34-v6si2840441pld.301.2018.08.02.20.12.19; Thu, 02 Aug 2018 20:12:33 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728522AbeHCFFk (ORCPT + 99 others); Fri, 3 Aug 2018 01:05:40 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:62146 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1727214AbeHCFFk (ORCPT ); Fri, 3 Aug 2018 01:05:40 -0400 X-UUID: 1f774bb6f9fd4494ab60bb72eda8ebf8-20180803 Received: from mtkcas06.mediatek.inc [(172.21.101.30)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 610600029; Fri, 03 Aug 2018 11:11:16 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs01n2.mediatek.inc (172.21.101.79) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Fri, 3 Aug 2018 11:11:14 +0800 Received: from mtksdccf07.mediatek.inc (172.21.84.99) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Fri, 3 Aug 2018 11:11:14 +0800 From: Stu Hsieh To: CK Hu , Philipp Zabel CC: David Airlie , Matthias Brugger , , , , , , Stu Hsieh Subject: [PATCH v2 13/15] drm/mediatek: use layer_nr function to get layer number to init plane Date: Fri, 3 Aug 2018 11:11:06 +0800 Message-ID: <1533265868-28110-14-git-send-email-stu.hsieh@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1533265868-28110-1-git-send-email-stu.hsieh@mediatek.com> References: <1533265868-28110-1-git-send-email-stu.hsieh@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch use layer_nr function to get layer number to init plane When plane init in crtc create, it use the number of OVL layer to init plane. That's OVL can read 4 memory address. For mt2712 third ddp, it use RDMA to read memory. RDMA can read 1 memory address, so it just init one plane. For compatibility, this patch use mtk_ddp_comp_layer_nr function to get layer number from their HW component in ddp for plane init. Signed-off-by: Stu Hsieh --- drivers/gpu/drm/mediatek/mtk_drm_crtc.c | 26 ++++++++++++++++++-------- drivers/gpu/drm/mediatek/mtk_drm_crtc.h | 2 +- 2 files changed, 19 insertions(+), 9 deletions(-) diff --git a/drivers/gpu/drm/mediatek/mtk_drm_crtc.c b/drivers/gpu/drm/mediatek/mtk_drm_crtc.c index 4bf636e466f2..b4d3dfca4003 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_crtc.c +++ b/drivers/gpu/drm/mediatek/mtk_drm_crtc.c @@ -45,7 +45,8 @@ struct mtk_drm_crtc { bool pending_needs_vblank; struct drm_pending_vblank_event *event; - struct drm_plane planes[OVL_LAYER_NR]; + struct drm_plane planes[MAX_LAYER_NR]; + unsigned int layer_nr; bool pending_planes; void __iomem *config_regs; @@ -286,7 +287,7 @@ static int mtk_crtc_ddp_hw_init(struct mtk_drm_crtc *mtk_crtc) } /* Initially configure all planes */ - for (i = 0; i < OVL_LAYER_NR; i++) { + for (i = 0; i < mtk_crtc->layer_nr; i++) { struct drm_plane *plane = &mtk_crtc->planes[i]; struct mtk_plane_state *plane_state; @@ -351,7 +352,7 @@ static void mtk_crtc_ddp_config(struct drm_crtc *crtc) } if (mtk_crtc->pending_planes) { - for (i = 0; i < OVL_LAYER_NR; i++) { + for (i = 0; i < mtk_crtc->layer_nr; i++) { struct drm_plane *plane = &mtk_crtc->planes[i]; struct mtk_plane_state *plane_state; @@ -403,7 +404,7 @@ static void mtk_drm_crtc_atomic_disable(struct drm_crtc *crtc, return; /* Set all pending plane state to disabled */ - for (i = 0; i < OVL_LAYER_NR; i++) { + for (i = 0; i < mtk_crtc->layer_nr; i++) { struct drm_plane *plane = &mtk_crtc->planes[i]; struct mtk_plane_state *plane_state; @@ -450,7 +451,7 @@ static void mtk_drm_crtc_atomic_flush(struct drm_crtc *crtc, if (mtk_crtc->event) mtk_crtc->pending_needs_vblank = true; - for (i = 0; i < OVL_LAYER_NR; i++) { + for (i = 0; i < mtk_crtc->layer_nr; i++) { struct drm_plane *plane = &mtk_crtc->planes[i]; struct mtk_plane_state *plane_state; @@ -596,6 +597,9 @@ int mtk_drm_crtc_create(struct drm_device *drm_dev, goto unprepare; } + if (i == 0) + mtk_crtc->layer_nr = mtk_ddp_comp_layer_nr(comp); + if (i == 0 && (comp_id == DDP_COMPONENT_RDMA0 || comp_id == DDP_COMPONENT_RDMA1 || comp_id == DDP_COMPONENT_RDMA2)) { @@ -606,7 +610,7 @@ int mtk_drm_crtc_create(struct drm_device *drm_dev, mtk_crtc->ddp_comp[i] = comp; } - for (zpos = 0; zpos < OVL_LAYER_NR; zpos++) { + for (zpos = 0; zpos < mtk_crtc->layer_nr; zpos++) { type = (zpos == 0) ? DRM_PLANE_TYPE_PRIMARY : (zpos == 1) ? DRM_PLANE_TYPE_CURSOR : DRM_PLANE_TYPE_OVERLAY; @@ -616,8 +620,14 @@ int mtk_drm_crtc_create(struct drm_device *drm_dev, goto unprepare; } - ret = mtk_drm_crtc_init(drm_dev, mtk_crtc, &mtk_crtc->planes[0], - &mtk_crtc->planes[1], pipe); + if (mtk_crtc->layer_nr == 1) { + ret = mtk_drm_crtc_init(drm_dev, mtk_crtc, &mtk_crtc->planes[0], + NULL, pipe); + } else { + ret = mtk_drm_crtc_init(drm_dev, mtk_crtc, &mtk_crtc->planes[0], + &mtk_crtc->planes[1], pipe); + } + if (ret < 0) goto unprepare; drm_mode_crtc_set_gamma_size(&mtk_crtc->base, MTK_LUT_SIZE); diff --git a/drivers/gpu/drm/mediatek/mtk_drm_crtc.h b/drivers/gpu/drm/mediatek/mtk_drm_crtc.h index 9d9410c67ae9..0399321b1414 100644 --- a/drivers/gpu/drm/mediatek/mtk_drm_crtc.h +++ b/drivers/gpu/drm/mediatek/mtk_drm_crtc.h @@ -18,7 +18,7 @@ #include "mtk_drm_ddp_comp.h" #include "mtk_drm_plane.h" -#define OVL_LAYER_NR 4 +#define MAX_LAYER_NR 4 #define MTK_LUT_SIZE 512 #define MTK_MAX_BPC 10 #define MTK_MIN_BPC 3 -- 2.12.5.2.gbdf23ab