Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp43565imm; Thu, 2 Aug 2018 22:34:41 -0700 (PDT) X-Google-Smtp-Source: AAOMgpeSsTmgTfz95pNCFx2xyyTsmCG+2xTIQwIyMr47uqN9eHZzkFMlQRNYKX5Nv/gvJeo+LSux X-Received: by 2002:a63:be05:: with SMTP id l5-v6mr2225379pgf.330.1533274481890; Thu, 02 Aug 2018 22:34:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1533274481; cv=none; d=google.com; s=arc-20160816; b=FGqdcztPMzbRUsbysE2IvLr4E4Za5OLJkKKm2O5RMj4+6EXHRdxQXgLXpG6JiqE/IB NpsIx5erlkwPQXl9MWvvCCqoOZszh7wkBjcemHp7SG4NeNBHmX1V7aACgsSDdl2dBbzX 7fCviOydhWatp00pT6kHcxhdOhZPyNAGgvLV+af4pUz7O4a4W0qy4UwQzmXmuOWbIE0m iREiGOqN7fVj3GaA5Xq5NvaHqAzuAG26PcfkZj9ofA/k9M4MX9wzAVEKfZBBGmIiIlN7 WqDLiBLTHseBsGJpjayoGXxa2LOrZRdOG7BJVyj65hLuPKOODuV9txfGrox9jtvoYQkV i5eg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id :arc-authentication-results; bh=Sxc7YY3GtnZF2bLfPH6UFBTEmSSMLQHZYa5EhMZ4BdQ=; b=soZNulB3br3iLtDadvzfC4qG13+ydfWiilOwTk+XZazYHI45bFmwtXJp5VQLcfP8mf e127GLeXKFdEaxLKbgnMRnUeIItnXNvxxZy9CP7wvMIWGKuOz2eZjseR2DWhcUAegBhh 02rY6gx48UbUP7eOcMD6C5zJ/m1u6ZTToczg2CjAIsIqOloATWNf5nApcAhN59FKUzB4 cJmeREES4zsXfz48XYKZHyTMSa5VRI/PSiOtpmOL86GpCuGj7NZwPa7zUDKfqMGn1Rh8 l5fRgPJGGKHWipSTI9ZXm8fawxcx/frhtlYnkZghYGB5Y7SA1Vk8BndaPEf33d0tFm75 XDOQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z2-v6si4029530pfb.365.2018.08.02.22.34.26; Thu, 02 Aug 2018 22:34:41 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727522AbeHCH2I (ORCPT + 99 others); Fri, 3 Aug 2018 03:28:08 -0400 Received: from mailgw02.mediatek.com ([210.61.82.184]:53339 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726829AbeHCH2H (ORCPT ); Fri, 3 Aug 2018 03:28:07 -0400 X-UUID: 73f0dbbc41614e8a954bb3c73df2bb87-20180803 Received: from mtkcas06.mediatek.inc [(172.21.101.30)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1411776675; Fri, 03 Aug 2018 13:33:27 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by mtkmbs03n2.mediatek.inc (172.21.101.182) with Microsoft SMTP Server (TLS) id 15.0.1210.3; Fri, 3 Aug 2018 13:33:26 +0800 Received: from [172.21.77.4] (172.21.77.4) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1210.3 via Frontend Transport; Fri, 3 Aug 2018 13:33:26 +0800 Message-ID: <1533274405.31144.16.camel@mtksdaap41> Subject: Re: [PATCH v2 13/15] drm/mediatek: use layer_nr function to get layer number to init plane From: CK Hu To: Stu Hsieh CC: Philipp Zabel , David Airlie , Matthias Brugger , , , , , Date: Fri, 3 Aug 2018 13:33:25 +0800 In-Reply-To: <1533265868-28110-14-git-send-email-stu.hsieh@mediatek.com> References: <1533265868-28110-1-git-send-email-stu.hsieh@mediatek.com> <1533265868-28110-14-git-send-email-stu.hsieh@mediatek.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.10.4-0ubuntu2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, Stu: On Fri, 2018-08-03 at 11:11 +0800, Stu Hsieh wrote: > This patch use layer_nr function to get layer number to init plane > > When plane init in crtc create, > it use the number of OVL layer to init plane. > That's OVL can read 4 memory address. > > For mt2712 third ddp, it use RDMA to read memory. > RDMA can read 1 memory address, so it just init one plane. > > For compatibility, this patch use mtk_ddp_comp_layer_nr function > to get layer number from their HW component in ddp for plane init. > > Signed-off-by: Stu Hsieh > --- > drivers/gpu/drm/mediatek/mtk_drm_crtc.c | 26 ++++++++++++++++++-------- > drivers/gpu/drm/mediatek/mtk_drm_crtc.h | 2 +- > 2 files changed, 19 insertions(+), 9 deletions(-) > > diff --git a/drivers/gpu/drm/mediatek/mtk_drm_crtc.c b/drivers/gpu/drm/mediatek/mtk_drm_crtc.c > index 4bf636e466f2..b4d3dfca4003 100644 > --- a/drivers/gpu/drm/mediatek/mtk_drm_crtc.c > +++ b/drivers/gpu/drm/mediatek/mtk_drm_crtc.c > @@ -45,7 +45,8 @@ struct mtk_drm_crtc { > bool pending_needs_vblank; > struct drm_pending_vblank_event *event; > > - struct drm_plane planes[OVL_LAYER_NR]; > + struct drm_plane planes[MAX_LAYER_NR]; For the RDMA crtc, there is only one plane but here allocate 4 planes. I would like the array size is depend on layer_nr to prevent wasting memory. > + unsigned int layer_nr; > bool pending_planes; > > void __iomem *config_regs; > @@ -286,7 +287,7 @@ static int mtk_crtc_ddp_hw_init(struct mtk_drm_crtc *mtk_crtc) > } > > /* Initially configure all planes */ > - for (i = 0; i < OVL_LAYER_NR; i++) { > + for (i = 0; i < mtk_crtc->layer_nr; i++) { > struct drm_plane *plane = &mtk_crtc->planes[i]; > struct mtk_plane_state *plane_state; > > @@ -351,7 +352,7 @@ static void mtk_crtc_ddp_config(struct drm_crtc *crtc) > } > > if (mtk_crtc->pending_planes) { > - for (i = 0; i < OVL_LAYER_NR; i++) { > + for (i = 0; i < mtk_crtc->layer_nr; i++) { > struct drm_plane *plane = &mtk_crtc->planes[i]; > struct mtk_plane_state *plane_state; > > @@ -403,7 +404,7 @@ static void mtk_drm_crtc_atomic_disable(struct drm_crtc *crtc, > return; > > /* Set all pending plane state to disabled */ > - for (i = 0; i < OVL_LAYER_NR; i++) { > + for (i = 0; i < mtk_crtc->layer_nr; i++) { > struct drm_plane *plane = &mtk_crtc->planes[i]; > struct mtk_plane_state *plane_state; > > @@ -450,7 +451,7 @@ static void mtk_drm_crtc_atomic_flush(struct drm_crtc *crtc, > > if (mtk_crtc->event) > mtk_crtc->pending_needs_vblank = true; > - for (i = 0; i < OVL_LAYER_NR; i++) { > + for (i = 0; i < mtk_crtc->layer_nr; i++) { > struct drm_plane *plane = &mtk_crtc->planes[i]; > struct mtk_plane_state *plane_state; > > @@ -596,6 +597,9 @@ int mtk_drm_crtc_create(struct drm_device *drm_dev, > goto unprepare; > } > > + if (i == 0) > + mtk_crtc->layer_nr = mtk_ddp_comp_layer_nr(comp); > + > if (i == 0 && (comp_id == DDP_COMPONENT_RDMA0 || > comp_id == DDP_COMPONENT_RDMA1 || > comp_id == DDP_COMPONENT_RDMA2)) { > @@ -606,7 +610,7 @@ int mtk_drm_crtc_create(struct drm_device *drm_dev, > mtk_crtc->ddp_comp[i] = comp; > } > > - for (zpos = 0; zpos < OVL_LAYER_NR; zpos++) { > + for (zpos = 0; zpos < mtk_crtc->layer_nr; zpos++) { > type = (zpos == 0) ? DRM_PLANE_TYPE_PRIMARY : > (zpos == 1) ? DRM_PLANE_TYPE_CURSOR : > DRM_PLANE_TYPE_OVERLAY; > @@ -616,8 +620,14 @@ int mtk_drm_crtc_create(struct drm_device *drm_dev, > goto unprepare; > } > > - ret = mtk_drm_crtc_init(drm_dev, mtk_crtc, &mtk_crtc->planes[0], > - &mtk_crtc->planes[1], pipe); > + if (mtk_crtc->layer_nr == 1) { > + ret = mtk_drm_crtc_init(drm_dev, mtk_crtc, &mtk_crtc->planes[0], > + NULL, pipe); > + } else { > + ret = mtk_drm_crtc_init(drm_dev, mtk_crtc, &mtk_crtc->planes[0], > + &mtk_crtc->planes[1], pipe); > + } You could write as ret = mtk_drm_crtc_init(drm_dev, mtk_crtc, &mtk_crtc->planes[0], mtk_crtc->layer_nr > 1 ? &mtk_crtc->planes[1] : NULL, pipe); Regards, CK > + > if (ret < 0) > goto unprepare; > drm_mode_crtc_set_gamma_size(&mtk_crtc->base, MTK_LUT_SIZE); > diff --git a/drivers/gpu/drm/mediatek/mtk_drm_crtc.h b/drivers/gpu/drm/mediatek/mtk_drm_crtc.h > index 9d9410c67ae9..0399321b1414 100644 > --- a/drivers/gpu/drm/mediatek/mtk_drm_crtc.h > +++ b/drivers/gpu/drm/mediatek/mtk_drm_crtc.h > @@ -18,7 +18,7 @@ > #include "mtk_drm_ddp_comp.h" > #include "mtk_drm_plane.h" > > -#define OVL_LAYER_NR 4 > +#define MAX_LAYER_NR 4 > #define MTK_LUT_SIZE 512 > #define MTK_MAX_BPC 10 > #define MTK_MIN_BPC 3