Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp3309356imm; Mon, 6 Aug 2018 02:23:46 -0700 (PDT) X-Google-Smtp-Source: AAOMgpetpc7j7fN/+WcuwGIvrx4Pq/mT7V6CO46nYEt95Ym87T3tlhiL98EQPCJ8Q0Rp7eY9PW8R X-Received: by 2002:a62:229a:: with SMTP id p26-v6mr16210010pfj.53.1533547426209; Mon, 06 Aug 2018 02:23:46 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1533547426; cv=none; d=google.com; s=arc-20160816; b=QECVeUdoOITVqmFGYJvDpS143uPcqQm8zT7ki6HgDwObm3wy36EdCT1Fl5azqo0l5M 7bcMbec//T8lZdorLugffZ97YSF8gYB7QR+3Ajlhcc/LVkZcOke23nKm/FnKoE/WSj8W nHtv1KvpbEHXHVJtlqNBGc+NnV+wxFNgbYs9li5juM7GqDeEAYSKHlxU1UiPLs4+EQYn IAHcRAm+WDI/weUL0xaoGet040jqMs5pV6gyubVhdUXBTU7wvS4IOvW5mQs8+wepk2wU Cby/yKMG8w0Ftypi6REZ61rGj7+upds6IQQSCEfwAbBc9jfHkx1ilrbhfOa82DmrFUBF A5Yg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-language :content-transfer-encoding:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:arc-authentication-results; bh=hvkhTZGOlG1QU7irZ0GOhzG8+L6nlFlzzYykTcegIms=; b=hKEx5s9HzYQQ/82mvA3CCz4JyhP2xGzKYQfiHS0QqodZJ+7I6ymISYilyLOKOY/tOQ nEOgv15HQys40vUeykVmzlGjmKGIfyUdz1pm1JOmjrjMO+zcBqk4aWvt8r4sRbLG+64n V5Ci89yxUHB4G1V9HxOiz3glRVy5DNU+LlMdnlNezXbL1EZe2zwlth2iUtgRjO+VyqJ2 N1IKSYy0UFrJqalXlUqA8NA25dWXlZAbHmQeCuzRM8jiUfQkcLsdItrsakT3Q6EWW+9a m00I4YbNUFIdOfjB/TvjsJ0mr/AnADUYn46W0aIaLgLEMZfU+ClOwub7Q6Cw+WBPcrwP EHHQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id o6-v6si9799730plh.226.2018.08.06.02.23.31; Mon, 06 Aug 2018 02:23:46 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730021AbeHFL2w (ORCPT + 99 others); Mon, 6 Aug 2018 07:28:52 -0400 Received: from mga05.intel.com ([192.55.52.43]:53015 "EHLO mga05.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726969AbeHFL2w (ORCPT ); Mon, 6 Aug 2018 07:28:52 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga006.jf.intel.com ([10.7.209.51]) by fmsmga105.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 06 Aug 2018 02:20:43 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.51,452,1526367600"; d="scan'208";a="63815888" Received: from huama-mobl.gar.corp.intel.com (HELO [10.226.38.40]) ([10.226.38.40]) by orsmga006.jf.intel.com with ESMTP; 06 Aug 2018 02:20:38 -0700 Subject: Re: [PATCH v2 04/18] MIPS: dts: Add initial support for Intel MIPS SoCs To: Hauke Mehrtens , Songjun Wu , yixin.zhu@linux.intel.com, chuanhua.lei@linux.intel.com, qi-ming.wu@intel.com Cc: linux-mips@linux-mips.org, linux-clk@vger.kernel.org, linux-serial@vger.kernel.org, devicetree@vger.kernel.org, James Hogan , linux-kernel@vger.kernel.org, Paul Burton , Rob Herring , Mark Rutland , Ralf Baechle References: <20180803030237.3366-1-songjun.wu@linux.intel.com> <20180803030237.3366-5-songjun.wu@linux.intel.com> <4f58b5ee-1e3c-7d39-258e-e4525d78db0b@hauke-m.de> From: Hua Ma Message-ID: <7946b18b-8c95-125a-259d-7047d0300105@linux.intel.com> Date: Mon, 6 Aug 2018 17:20:37 +0800 User-Agent: Mozilla/5.0 (Windows NT 6.3; WOW64; rv:52.0) Gecko/20100101 Thunderbird/52.9.1 MIME-Version: 1.0 In-Reply-To: <4f58b5ee-1e3c-7d39-258e-e4525d78db0b@hauke-m.de> Content-Type: text/plain; charset=utf-8; format=flowed Content-Transfer-Encoding: 7bit Content-Language: en-US Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 8/4/2018 7:11 PM, Hauke Mehrtens wrote: > On 08/03/2018 05:02 AM, Songjun Wu wrote: >> From: Hua Ma >> >> Add dts files to support Intel MIPS SoCs: >> - xrx500.dtsi is the chip dts >> - easy350_anywan.dts is the board dts >> >> Signed-off-by: Hua Ma >> Signed-off-by: Songjun Wu >> --- >> >> Changes in v2: >> - New patch split from previous patch >> - The memory address is changed to @20000000 >> - Update to obj-$(CONFIG_BUILTIN_DTB) as per commit fca3aa166422 >> >> arch/mips/boot/dts/Makefile | 1 + >> arch/mips/boot/dts/intel-mips/Makefile | 4 ++ >> arch/mips/boot/dts/intel-mips/easy350_anywan.dts | 26 ++++++++++ >> arch/mips/boot/dts/intel-mips/xrx500.dtsi | 66 ++++++++++++++++++++++++ >> 4 files changed, 97 insertions(+) >> create mode 100644 arch/mips/boot/dts/intel-mips/Makefile >> create mode 100644 arch/mips/boot/dts/intel-mips/easy350_anywan.dts >> create mode 100644 arch/mips/boot/dts/intel-mips/xrx500.dtsi >> >> diff --git a/arch/mips/boot/dts/intel-mips/easy350_anywan.dts b/arch/mips/boot/dts/intel-mips/easy350_anywan.dts >> new file mode 100644 >> index 000000000000..e5e95f90c5e7 >> --- /dev/null >> +++ b/arch/mips/boot/dts/intel-mips/easy350_anywan.dts >> @@ -0,0 +1,26 @@ >> +// SPDX-License-Identifier: GPL-2.0 >> +/dts-v1/; >> + >> +#include >> +#include >> + >> +#include "xrx500.dtsi" >> + >> +/ { >> + model = "EASY350 ANYWAN (GRX350) Main model"; > Main model can be removed, it does not identify the board. Thanks, will remove. >> + compatible = "intel,easy350-anywan"; > I think this should be > compatible = "intel,easy350-anywan", "intel,xrx500"; > > Are there different revisions of the EASY350 Anywan board or only of the > EASY550 board?There are at least some differences in the power supply on > the EASY550 V1 and EASY550 V2 board. I would suggest to be here very > specific to make it easier when adding more boards. OK, thanks. >> + >> + aliases { >> + serial0 = &asc0; >> + }; >> + >> + chosen { >> + bootargs = "earlycon=lantiq,0x16600000 clk_ignore_unused"; > What happens when you remove clk_ignore_unused? > If it crashes we should probably define some of the clock to be always > active. OK, will check and improve if possible.