Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp3864586imm; Mon, 6 Aug 2018 11:55:38 -0700 (PDT) X-Google-Smtp-Source: AAOMgpfIX3GWf+fE2dYTMUfGBhihbGKpyDfnnsZmUYKXj/jjup+mL6EQfInYUpNOIE0vNUe+3jBm X-Received: by 2002:a62:c0a:: with SMTP id u10-v6mr18298758pfi.43.1533581737960; Mon, 06 Aug 2018 11:55:37 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1533581737; cv=none; d=google.com; s=arc-20160816; b=KlXUaHFVycZCYgJ9BDhdzGqySyQS2bLXplW+vGYt1eTZQIYMGDYgJ15Xae/lHpmg9O 9EGtHewP/EcDdBHXl6jzT/Iu3LGB2IDcrdYDVz+UZ5aQ5N+S03p1zHrGQcgWBZ0MM90B 7hIeW7LNwUFag6PMYAHsP5tLpLtYN5AWnGwhinu5jiS2qwqphNCzp6OTORDkDwzkiUdG 0ZZfpMsG3ak5jwtH1BxWFO2UCfoVMr5tBAx2AIGjct13ls60FtaLMLlF7OyIzsHYWzlI FX89+ACB3XmHsGF3M+Z5A1lt24SN27kd0DgcFkAobybplE/ItoJh5MQtSqwVfTQDG72j AKsQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=HnU0pDy9jMzJLSvFWfJveBytck9/3lzfbSApPZzJykY=; b=MIKSLK4Ei87PrdKo+dGvdNwDLBYc8O4TnhXasTVpF5F9HlhQeuL+2t/7bD9c5NaIm/ d1dNLLR505PyJKYwUgJtcrsRKs50/tZLQjOoJmtWhSYrVQQ+KhYO3JocGQv80fCKBu2D uQkCGfjneOd3M5B/7cmuJc4u0kBHYPQWxSHUYPn2AvngT/aKHT8pnAUqk5Th7aWbyxVY EtNc+5TvY/59xVjIN2jV/IlK0iM93IuWvDTNZrGwbbkfXvULIm96nlnZ/f+KzHMRWDMY oY5KiGC+MejcP7pxdUtNlQ/1d/I/WmeDBgb/CddbrrJD45+Jkq42wAV689ZxiGTv7Jy5 xP3w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 23-v6si13976864pge.589.2018.08.06.11.55.23; Mon, 06 Aug 2018 11:55:37 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1733062AbeHFVEy (ORCPT + 99 others); Mon, 6 Aug 2018 17:04:54 -0400 Received: from mail.bootlin.com ([62.4.15.54]:37148 "EHLO mail.bootlin.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1732714AbeHFVEo (ORCPT ); Mon, 6 Aug 2018 17:04:44 -0400 Received: by mail.bootlin.com (Postfix, from userid 110) id 42C32207E8; Mon, 6 Aug 2018 20:54:16 +0200 (CEST) X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on mail.bootlin.com X-Spam-Level: X-Spam-Status: No, score=-1.0 required=5.0 tests=ALL_TRUSTED,SHORTCIRCUIT, URIBL_BLOCKED shortcircuit=ham autolearn=disabled version=3.4.0 Received: from localhost (LPuteaux-656-1-243-71.w82-127.abo.wanadoo.fr [82.127.120.71]) by mail.bootlin.com (Postfix) with ESMTPSA id E9BD72072D; Mon, 6 Aug 2018 20:54:15 +0200 (CEST) From: Alexandre Belloni To: Wolfram Sang , Jarkko Nikula , James Hogan Cc: Paul Burton , Andy Shevchenko , Mika Westerberg , linux-i2c@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-mips@linux-mips.org, Thomas Petazzoni , Allan Nielsen , Alexandre Belloni , Rob Herring Subject: [PATCH v3 4/6] i2c: designware: add MSCC Ocelot support Date: Mon, 6 Aug 2018 20:54:10 +0200 Message-Id: <20180806185412.7210-5-alexandre.belloni@bootlin.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20180806185412.7210-1-alexandre.belloni@bootlin.com> References: <20180806185412.7210-1-alexandre.belloni@bootlin.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The Microsemi Ocelot I2C controller is a designware IP. It also has a second set of registers to allow tweaking SDA hold time and spike filtering. Cc: Rob Herring Reviewed-by: Andy Shevchenko Signed-off-by: Alexandre Belloni --- .../bindings/i2c/i2c-designware.txt | 9 ++++- drivers/i2c/busses/i2c-designware-core.h | 3 ++ drivers/i2c/busses/i2c-designware-platdrv.c | 40 +++++++++++++++++++ 3 files changed, 50 insertions(+), 2 deletions(-) diff --git a/Documentation/devicetree/bindings/i2c/i2c-designware.txt b/Documentation/devicetree/bindings/i2c/i2c-designware.txt index fbb0a6d8b964..7886f2dc6675 100644 --- a/Documentation/devicetree/bindings/i2c/i2c-designware.txt +++ b/Documentation/devicetree/bindings/i2c/i2c-designware.txt @@ -2,7 +2,8 @@ Required properties : - - compatible : should be "snps,designware-i2c" + - compatible : should be "snps,designware-i2c" or "mscc,ocelot-i2c" followed by + "snps,designware-i2c" for fallback - reg : Offset and length of the register set for the device - interrupts : where IRQ is the interrupt number. @@ -11,8 +12,12 @@ Recommended properties : - clock-frequency : desired I2C bus clock frequency in Hz. Optional properties : + - reg : for "mscc,ocelot-i2c", a second register set to configure the SDA hold + time, named ICPU_CFG:TWI_DELAY in the datasheet. + - i2c-sda-hold-time-ns : should contain the SDA hold time in nanoseconds. - This option is only supported in hardware blocks version 1.11a or newer. + This option is only supported in hardware blocks version 1.11a or newer and + on Microsemi SoCs ("mscc,ocelot-i2c" compatible). - i2c-scl-falling-time-ns : should contain the SCL falling time in nanoseconds. This value which is by default 300ns is used to compute the tLOW period. diff --git a/drivers/i2c/busses/i2c-designware-core.h b/drivers/i2c/busses/i2c-designware-core.h index 870444bbbcc4..5e240ce9968e 100644 --- a/drivers/i2c/busses/i2c-designware-core.h +++ b/drivers/i2c/busses/i2c-designware-core.h @@ -225,6 +225,7 @@ struct dw_i2c_dev { struct device *dev; void __iomem *base; + void __iomem *ext; struct completion cmd_complete; struct clk *clk; struct reset_control *rst; @@ -279,6 +280,8 @@ struct dw_i2c_dev { #define ACCESS_INTR_MASK 0x00000004 #define MODEL_CHERRYTRAIL 0x00000100 +#define MODEL_MSCC_OCELOT 0x00000200 +#define MODEL_MASK 0x00000f00 u32 dw_readl(struct dw_i2c_dev *dev, int offset); void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset); diff --git a/drivers/i2c/busses/i2c-designware-platdrv.c b/drivers/i2c/busses/i2c-designware-platdrv.c index 1bcaab777a2e..39aab03cb416 100644 --- a/drivers/i2c/busses/i2c-designware-platdrv.c +++ b/drivers/i2c/busses/i2c-designware-platdrv.c @@ -157,11 +157,48 @@ static inline int dw_i2c_acpi_configure(struct platform_device *pdev) #endif #ifdef CONFIG_OF +#define MSCC_ICPU_CFG_TWI_DELAY 0x0 +#define MSCC_ICPU_CFG_TWI_DELAY_ENABLE BIT(0) +#define MSCC_ICPU_CFG_TWI_SPIKE_FILTER 0x4 + +static int mscc_twi_set_sda_hold_time(struct dw_i2c_dev *dev) +{ + writel((dev->sda_hold_time << 1) | MSCC_ICPU_CFG_TWI_DELAY_ENABLE, + dev->ext + MSCC_ICPU_CFG_TWI_DELAY); + + return 0; +} + +int dw_i2c_of_configure(struct platform_device *pdev) +{ + struct dw_i2c_dev *dev = platform_get_drvdata(pdev); + struct resource *mem; + + switch (dev->flags & MODEL_MASK) { + case MODEL_MSCC_OCELOT: + mem = platform_get_resource(pdev, IORESOURCE_MEM, 1); + dev->ext = devm_ioremap_resource(&pdev->dev, mem); + if (!IS_ERR(dev->ext)) + dev->set_sda_hold_time = mscc_twi_set_sda_hold_time; + break; + default: + break; + } + + return 0; +} + static const struct of_device_id dw_i2c_of_match[] = { { .compatible = "snps,designware-i2c", }, + { .compatible = "mscc,ocelot-i2c", .data = (void *)MODEL_MSCC_OCELOT }, {}, }; MODULE_DEVICE_TABLE(of, dw_i2c_of_match); +#else +static inline int dw_i2c_of_configure(struct platform_device *pdev) +{ + return -ENODEV; +} #endif static void i2c_dw_configure_master(struct dw_i2c_dev *dev) @@ -296,6 +333,9 @@ static int dw_i2c_plat_probe(struct platform_device *pdev) dev->flags |= (uintptr_t)device_get_match_data(&pdev->dev); + if (pdev->dev.of_node) + dw_i2c_of_configure(pdev); + if (has_acpi_companion(&pdev->dev)) dw_i2c_acpi_configure(pdev); -- 2.18.0