Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp1706656imm; Thu, 9 Aug 2018 00:09:28 -0700 (PDT) X-Google-Smtp-Source: AA+uWPxbXRnmUptu3o3BJUQhhaS2p1zwpQrDN1ItRw4kNArnrCmVDgyvKHyGqifTAs/SUh9Qnnj9 X-Received: by 2002:a63:aa44:: with SMTP id x4-v6mr994241pgo.120.1533798568410; Thu, 09 Aug 2018 00:09:28 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1533798568; cv=none; d=google.com; s=arc-20160816; b=ACeoLxIokOCtcOwz5uwfmwCoLCsgTjKV6mPVXnIcB5H5ZR8nUd/EYzXfeCsdvv36Z/ 3bxa/aKnSgjw2dgfu8IfbGUEMwdKjozpwJoExXvlhHy6dIZcwVPHW+m7yr1pQL1+khAL O9/QrzP8SopUmGePqdi0QoqTItdmGqLjNNDBdiUWwCrsxvBYKBpBbEGUT1SC5PPyVm6s SwahKQfk/vR41Oguecvgl4R50sXflj5ncmfXe+bCWCH7chWQuHxXqYGLOf4w8p8DzX96 8c9WFa0SBVGCTkxElu/09WzdDxEEQuYqkAey2sc1SkHe53RouCubxFzBweqv/Zp14wFK RDSw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:message-id:date:subject:cc :to:from:arc-authentication-results; bh=79Pi9qlzoQaW8+6VHpjEFs5i5qumyKuyfjBakxPjEVI=; b=niqbXq2Igvhuakvn/ZfK6ElMrTcscVF3ffnoCBcYMqBumopJ2JmMnNEFIuDnEQ/Ae6 9oJSb4wGoxKb+m1IdYKaO8ohj+mxNDFJfKQBAuDQQLJfhpK45irDzeA77UCWM2xaV74w jgJVmWZnPMf8BQvDq5NDaL9507gO1b3gpjnINeUTpTfC+KcyA2opgvWHaQFSF3/n/+Uy pKdSdTmng9mYYIsBVDJzF5LOCJD36iO+xt0JS830BROygExvPb+CmhVO/YFcp4qtC5hR TOph6wTv2Lzh9UFQw8gieGeEWrFaSN6sbeApQH8Jld7JTxvj+xEal//zcd62vlTfZI+Y wL9Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v3-v6si4858249plo.208.2018.08.09.00.09.13; Thu, 09 Aug 2018 00:09:28 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728005AbeHIJbw (ORCPT + 99 others); Thu, 9 Aug 2018 05:31:52 -0400 Received: from mail-sh2.amlogic.com ([58.32.228.45]:46844 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727525AbeHIJbw (ORCPT ); Thu, 9 Aug 2018 05:31:52 -0400 Received: from ofmlt.linux-actions.org (10.18.20.235) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server id 15.0.1320.4; Thu, 9 Aug 2018 15:08:26 +0800 From: Yixun Lan To: Jerome Brunet , Neil Armstrong CC: Yixun Lan , Kevin Hilman , Carlo Caione , Rob Herring , Michael Turquette , Stephen Boyd , Martin Blumenstingl , Liang Yang , Jianxin Pan , Qiufang Dai , Jian Hu , , , , , Subject: [PATCH v4 0/3] clk: meson: add a sub EMMC clock controller support Date: Thu, 9 Aug 2018 15:07:20 +0800 Message-ID: <20180809070724.11935-1-yixun.lan@amlogic.com> X-Mailer: git-send-email 2.17.1 MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.18.20.235] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This driver will add a MMC clock controller driver support. The original idea about adding a clock controller is during the discussion in the NAND driver mainline effort[1]. This driver is tested in the S400 board (AXG platform) with NAND driver. Changes since v3 [4]: - separate clk-phase-delay driver - replace clk_get_rate() with clk_hw_get_rate() - collect Rob's R-Y - drop 'meson-' prefix from compatible string Changes since v2 [3]: - squash dt-binding clock-id patch - update license - fix alignment - construct a clk register helper() function Changes since v1 [2]: - implement phase clock - update compatible name - adjust file name - divider probe() into small functions, and re-use them [1] https://lkml.kernel.org/r/20180628090034.0637a062@xps13 [2] https://lkml.kernel.org/r/20180703145716.31860-1-yixun.lan@amlogic.com [3] https://lkml.kernel.org/r/20180710163658.6175-1-yixun.lan@amlogic.com [4] https://lkml.kernel.org/r/20180712211244.11428-1-yixun.lan@amlogic.com Yixun Lan (3): clk: meson: add emmc sub clock phase delay driver clk: meson: add DT documentation for emmc clock controller clk: meson: add sub MMC clock controller driver .../bindings/clock/amlogic,mmc-clkc.txt | 31 ++ drivers/clk/meson/Kconfig | 10 + drivers/clk/meson/Makefile | 3 +- drivers/clk/meson/clk-phase-delay.c | 96 ++++++ drivers/clk/meson/clkc.h | 13 + drivers/clk/meson/mmc-clkc.c | 275 ++++++++++++++++++ include/dt-bindings/clock/amlogic,mmc-clkc.h | 17 ++ 7 files changed, 444 insertions(+), 1 deletion(-) create mode 100644 Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt create mode 100644 drivers/clk/meson/clk-phase-delay.c create mode 100644 drivers/clk/meson/mmc-clkc.c create mode 100644 include/dt-bindings/clock/amlogic,mmc-clkc.h -- 2.17.1