Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp284056imm; Fri, 10 Aug 2018 11:10:58 -0700 (PDT) X-Google-Smtp-Source: AA+uWPzU3qRBOHF967rg6UFSLegYy83e3OMA4YbkcJkve0nltIy5VbE1iKJgqSjXAKdvZtdUpuQy X-Received: by 2002:a63:788b:: with SMTP id t133-v6mr7437182pgc.329.1533924658915; Fri, 10 Aug 2018 11:10:58 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1533924658; cv=none; d=google.com; s=arc-20160816; b=NQa15mhL3/7l9kzgMJg/FqJw+xN80K3RF4kWJsavS9jPFCKLXlXwzENksbSi3yi7Eu bmNkoE5syIbQblg9mHAXH4JWcKimhUY0QEMauZi58gUpJULKCV5+7nYMqLJkqSFIZCKH dd4DoHu8J/nNEP64LB5XDoHCnNiLu5uWL4tb7FUMatXTQj13jjhfJT2KdaaQCbdjEqf9 KRCZikWB1A8JT8Ihg1NyCgZ56OHE+Xnt+0OpeQ68Hb2MelcyJMtyw2kcrGCChbsL6nlE GH3/4pK7xyPkF6fdC+7MyqkN4Vxs9XdJGLNwP5ZEhccqqUj5abuHVCpE5v/XbNiYpBqu +rKw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=xH0ATddKEBPbA+vf15o9nviwuLFuzn7C09EJrlsjVUE=; b=ctkyzodOJBHddqjTro3mwZINiQ16lVJTL2BtU3t1RnNPwSJyLEoP+DaB+ITQ3+v/eJ /y5Z7emfapCktyzoFpVi5Lx/hSKWOXFVN+4IYeacCUmzhoZ9AiTLFbhicOYxJjDoBkT7 8wUEIKvCe3Hs0ssbrMkgwjPKR4l8h53c1LOyQTi/tn+8Hgvz2G0EnOaaDgOFDLYvJ/xU BFRZYPCgTIAR8FT9QFkTlXXhUYryAc5k2xsvgglQ+w4e32Ut1aY0YFC/1R+0VXCWUJJe AF0MVOnsGFpRhBaQCoAERkNexkaMm3H3t0QbwDj4PYYN4f+1P2ZFrGHU1itT+2Kwts2n 3IMw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w26-v6si10736089pgk.372.2018.08.10.11.10.44; Fri, 10 Aug 2018 11:10:58 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730035AbeHJUkb (ORCPT + 99 others); Fri, 10 Aug 2018 16:40:31 -0400 Received: from hqemgate16.nvidia.com ([216.228.121.65]:3555 "EHLO hqemgate16.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729666AbeHJUka (ORCPT ); Fri, 10 Aug 2018 16:40:30 -0400 Received: from hqpgpgate102.nvidia.com (Not Verified[216.228.121.13]) by hqemgate16.nvidia.com (using TLS: TLSv1, AES128-SHA) id ; Fri, 10 Aug 2018 11:09:32 -0700 Received: from HQMAIL101.nvidia.com ([172.20.161.6]) by hqpgpgate102.nvidia.com (PGP Universal service); Fri, 10 Aug 2018 11:09:29 -0700 X-PGP-Universal: processed; by hqpgpgate102.nvidia.com on Fri, 10 Aug 2018 11:09:29 -0700 Received: from HQMAIL103.nvidia.com (172.20.187.11) by HQMAIL101.nvidia.com (172.20.187.10) with Microsoft SMTP Server (TLS) id 15.0.1347.2; Fri, 10 Aug 2018 18:09:34 +0000 Received: from hqnvemgw02.nvidia.com (172.16.227.111) by HQMAIL103.nvidia.com (172.20.187.11) with Microsoft SMTP Server (TLS) id 15.0.1347.2 via Frontend Transport; Fri, 10 Aug 2018 18:09:34 +0000 Received: from dhcp-10-21-25-168.Nvidia.com (Not Verified[10.21.25.201]) by hqnvemgw02.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Fri, 10 Aug 2018 11:09:34 -0700 From: Aapo Vienamo To: Rob Herring , Mark Rutland , Thierry Reding , Jonathan Hunter , Ulf Hansson , Adrian Hunter , Mikko Perttunen , Stefan Agner CC: , , , , Aapo Vienamo Subject: [PATCH v2 15/40] mmc: tegra: Power on the calibration pad Date: Fri, 10 Aug 2018 21:08:17 +0300 Message-ID: <1533924522-1037-16-git-send-email-avienamo@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1533924522-1037-1-git-send-email-avienamo@nvidia.com> References: <1533924522-1037-1-git-send-email-avienamo@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Automatic pad drive strength calibration is performed on a separate pad identical to the ones used for driving the actual bus. Power on the calibration pad during the calibration procedure and power it off afterwards to save power. Signed-off-by: Aapo Vienamo Reviewed-by: Mikko Perttunen --- drivers/mmc/host/sdhci-tegra.c | 26 ++++++++++++++++++++++++++ 1 file changed, 26 insertions(+) diff --git a/drivers/mmc/host/sdhci-tegra.c b/drivers/mmc/host/sdhci-tegra.c index 6ddc7c2..a00e366 100644 --- a/drivers/mmc/host/sdhci-tegra.c +++ b/drivers/mmc/host/sdhci-tegra.c @@ -54,6 +54,7 @@ #define SDHCI_TEGRA_SDMEM_COMP_PADCTRL 0x1e0 #define SDHCI_TEGRA_SDMEM_COMP_PADCTRL_VREF_SEL_MASK 0x0000000f #define SDHCI_TEGRA_SDMEM_COMP_PADCTRL_VREF_SEL_VAL 0x7 +#define SDHCI_TEGRA_SDMEM_COMP_PADCTRL_E_INPUT_E_PWRD BIT(31) #define SDHCI_TEGRA_AUTO_CAL_STATUS 0x1ec #define SDHCI_TEGRA_AUTO_CAL_ACTIVE BIT(31) @@ -238,11 +239,34 @@ static void tegra_sdhci_reset(struct sdhci_host *host, u8 mask) tegra_host->ddr_signaling = false; } +static void tegra_sdhci_configure_cal_pad(struct sdhci_host *host, bool enable) +{ + u32 val; + + /* + * Enable or disable the additional I/O pad used by the drive strength + * calibration process. + */ + val = sdhci_readl(host, SDHCI_TEGRA_SDMEM_COMP_PADCTRL); + + if (enable) + val |= SDHCI_TEGRA_SDMEM_COMP_PADCTRL_E_INPUT_E_PWRD; + else + val &= ~SDHCI_TEGRA_SDMEM_COMP_PADCTRL_E_INPUT_E_PWRD; + + sdhci_writel(host, val, SDHCI_TEGRA_SDMEM_COMP_PADCTRL); + + if (enable) + usleep_range(1, 2); +} + static void tegra_sdhci_pad_autocalib(struct sdhci_host *host) { u32 reg; int ret; + tegra_sdhci_configure_cal_pad(host, true); + reg = sdhci_readl(host, SDHCI_TEGRA_AUTO_CAL_CONFIG); reg |= SDHCI_AUTO_CAL_ENABLE | SDHCI_AUTO_CAL_START; sdhci_writel(host, reg, SDHCI_TEGRA_AUTO_CAL_CONFIG); @@ -253,6 +277,8 @@ static void tegra_sdhci_pad_autocalib(struct sdhci_host *host) reg, !(reg & SDHCI_TEGRA_AUTO_CAL_ACTIVE), 1000, 10000); + tegra_sdhci_configure_cal_pad(host, false); + if (ret) dev_err(mmc_dev(host->mmc), "Pad autocal timed out\n"); } -- 2.7.4