Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp1115180imm; Sat, 11 Aug 2018 06:32:11 -0700 (PDT) X-Google-Smtp-Source: AA+uWPzYLqNk8/CurqyvW0Ub8ivBNdCXAuWBz60jThkibPB4KkfBIG74jJw23a0o+D4g3YUrTJ5q X-Received: by 2002:a62:2bc8:: with SMTP id r191-v6mr11344164pfr.164.1533994330951; Sat, 11 Aug 2018 06:32:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1533994330; cv=none; d=google.com; s=arc-20160816; b=kLV50NZw/CfEo+kVAnbYNb3G+TTjB23cSBacxwstOuoLrQLiAtDwXIXkD4W+DJw0J3 p5vQ0kMdFSZLB+pWyEnWF/UJxvqYGheU4WwZaO4hVo8/mr7q0h//bC7fu8Mfy/WA4S07 R7b5hFUgvtayc/YUUIUf91zZjhX7KAJp7P/v2jfL5lphG0oBSo1Mj0U0om1kIKBHwyJt MxrrH67yHcZzl8PbtvUyaNYET2i5fOWPvB9+ssLgewI70eGvIvogFd5hfXxUjGK1rgIc 8l6JS2N/rqWFVWXoz9uNlC6AR8CScUjzBq4We6eV8Vpwf0Eh6KVD8x8kiqDpCXulmgPp Kq4g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=ZW4kNRQvo1ylTyEmTT/uIFlAiXDOR/b1X+7R8rr87hU=; b=VB4zDzRF8LvnDPJcnyu+r1BrFG+B/slCy4UwcW7+qw4TAvr3tKyHaMIHPI6WGLms50 WbNr4tPDWAQwVWXCnuqBHF3AaUy2DmUNeUYBZhsyqryToTegcthA+EJ9MXTKBHuUjbLS EtHAcSx4FCXkQ2K3N+yzq+EnOi22GtvfIahgMIY++1zfwp+LAhjwMJYkl32UMg9Z3UGR iUkc2PaHcO2E0/uClJaIfBxqD1YWu3PRZqhSi0OXcj57/uTB8llIwU+CDPGaaXhjTBg1 tmpvoVy3ZXKGO68jI1OAynNNYcsGZY64tFYJK3RGQGVnX4NWaKnoxWBWuOy1qjL1O8Nx rN6A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v6-v6si12697461pgj.463.2018.08.11.06.31.56; Sat, 11 Aug 2018 06:32:10 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727683AbeHKQEo (ORCPT + 99 others); Sat, 11 Aug 2018 12:04:44 -0400 Received: from smtp17.cstnet.cn ([159.226.251.17]:42925 "EHLO cstnet.cn" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1727325AbeHKQEo (ORCPT ); Sat, 11 Aug 2018 12:04:44 -0400 Received: from pw-vbox.higon.com (unknown [182.150.46.145]) by APP-09 (Coremail) with SMTP id swCowABXXpLm5G5bCa9fAA--.130S2; Sat, 11 Aug 2018 21:30:18 +0800 (CST) From: Pu Wen To: tglx@linutronix.de, mingo@redhat.com, hpa@zytor.com, x86@kernel.org, thomas.lendacky@amd.com, bp@alien8.de, pbonzini@redhat.com, mchehab@kernel.org Cc: linux-kernel@vger.kernel.org, linux-arch@vger.kernel.org, linux-edac@vger.kernel.org, Pu Wen Subject: [PATCH v3 16/17] driver/edac: enable Hygon support to AMD64 EDAC driver Date: Sat, 11 Aug 2018 21:30:09 +0800 Message-Id: X-Mailer: git-send-email 2.7.4 In-Reply-To: References: X-CM-TRANSID: swCowABXXpLm5G5bCa9fAA--.130S2 X-Coremail-Antispam: 1UD129KBjvJXoW3Jr4DGr45tw43CF4kGF4xXrb_yoW7Ww1kpr WUJFs5Xr1Iqa43Xrn3tr4DXF1fC3Z3JFW7CrsIka1Fyayjva4UuryIyayfZFyUGFykGry2 ya1rKw4UC3WvyrUanT9S1TB71UUUUUUqnTZGkaVYY2UrUUUUjbIjqfuFe4nvWSU5nxnvy2 9KBjDU0xBIdaVrnRJUUUvI14x267AKxVW8JVW5JwAFc2x0x2IEx4CE42xK8VAvwI8IcIk0 rVWrJVCq3wAFIxvE14AKwVWUJVWUGwA2ocxC64kIII0Yj41l84x0c7CEw4AK67xGY2AK02 1l84ACjcxK6xIIjxv20xvE14v26r4j6ryUM28EF7xvwVC0I7IYx2IY6xkF7I0E14v26r4U JVWxJr1l84ACjcxK6I8E87Iv67AKxVW8JVWxJwA2z4x0Y4vEx4A2jsIEc7CjxVAFwI0_Gr 1j6F4UJwAS0I0E0xvYzxvE52x082IY62kv0487Mc02F40EFcxC0VAKzVAqx4xG6I80ewAv 7VC0I7IYx2IY67AKxVWUtVWrXwAv7VC2z280aVAFwI0_Gr0_Cr1lOx8S6xCaFVCjc4AY6r 1j6r4UM4x0Y48IcxkI7VAKI48JM4x0x7Aq67IIx4CEVc8vx2IErcIFxwACI402YVCY1x02 628vn2kIc2xKxwCF04k20xvY0x0EwIxGrwCFx2IqxVCFs4IE7xkEbVWUJVW8JwC20s026c 02F40E14v26r1j6r18MI8I3I0E7480Y4vE14v26r106r1rMI8E67AF67kF1VAFwI0_Jw0_ GFylIxkGc2Ij64vIr41lIxAIcVC0I7IYx2IY67AKxVW8JVW5JwCI42IY6xIIjxv20xvEc7 CjxVAFwI0_Gr1j6F4UJwCI42IY6xAIw20EY4v20xvaj40_Gr0_Zr1lIxAIcVC2z280aVAF wI0_Gr0_Cr1lIxAIcVC2z280aVCY1x0267AKxVW8Jr0_Cr1UYxBIdaVFxhVjvjDU0xZFpf 9x0JUD-B_UUUUU= X-Originating-IP: [182.150.46.145] X-CM-SenderInfo: psxzv046klw03qof0z/ Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org To make AMD64 EDAC and MCE drivers working on Hygon platforms, add vendor checking for Hygon by using the code path of AMD 0x17. Add a vendor field to struct amd64_pvt and initialize it in per_family_init for vendor checking. Also Hygon PCI Device ID DF_F0/DF_F6(0x1460/0x1466) of Host bridges is needed for edac driver. Signed-off-by: Pu Wen --- drivers/edac/amd64_edac.c | 45 ++++++++++++++++++++++++++++++++++++++++++++- drivers/edac/amd64_edac.h | 5 +++++ drivers/edac/mce_amd.c | 12 +++++++++++- 3 files changed, 60 insertions(+), 2 deletions(-) diff --git a/drivers/edac/amd64_edac.c b/drivers/edac/amd64_edac.c index 18aeabb..fb81354 100644 --- a/drivers/edac/amd64_edac.c +++ b/drivers/edac/amd64_edac.c @@ -211,7 +211,7 @@ static int __set_scrub_rate(struct amd64_pvt *pvt, u32 new_bw, u32 min_rate) scrubval = scrubrates[i].scrubval; - if (pvt->fam == 0x17) { + if (pvt->fam == 0x17 || pvt->vendor == X86_VENDOR_HYGON) { __f17h_set_scrubval(pvt, scrubval); } else if (pvt->fam == 0x15 && pvt->model == 0x60) { f15h_select_dct(pvt, 0); @@ -273,6 +273,20 @@ static int get_scrub_rate(struct mem_ctl_info *mci) scrubval = 0; } break; + case 0x18: + if (pvt->vendor == X86_VENDOR_HYGON) { + amd64_read_pci_cfg(pvt->F6, + F17H_SCR_BASE_ADDR, &scrubval); + if (scrubval & BIT(0)) { + amd64_read_pci_cfg(pvt->F6, + F17H_SCR_LIMIT_ADDR, &scrubval); + scrubval &= 0xF; + scrubval += 0x5; + } else { + scrubval = 0; + } + break; + } default: amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval); @@ -1051,6 +1065,16 @@ static void determine_memory_type(struct amd64_pvt *pvt) else pvt->dram_type = MEM_DDR4; return; + case 0x18: + if (pvt->vendor == X86_VENDOR_HYGON) { + if ((pvt->umc[0].dimm_cfg | pvt->umc[1].dimm_cfg) & BIT(5)) + pvt->dram_type = MEM_LRDDR4; + else if ((pvt->umc[0].dimm_cfg | pvt->umc[1].dimm_cfg) & BIT(4)) + pvt->dram_type = MEM_RDDR4; + else + pvt->dram_type = MEM_DDR4; + return; + } default: WARN(1, KERN_ERR "%s: Family??? 0x%x\n", __func__, pvt->fam); @@ -2200,6 +2224,16 @@ static struct amd64_family_type family_types[] = { .dbam_to_cs = f17_base_addr_to_cs_size, } }, + [HYGON_F18_CPUS] = { + /* Hygon F18h uses the same AMD F17h support */ + .ctl_name = "Hygon_F18h", + .f0_id = PCI_DEVICE_ID_HYGON_18H_DF_F0, + .f6_id = PCI_DEVICE_ID_HYGON_18H_DF_F6, + .ops = { + .early_channel_count = f17_early_channel_count, + .dbam_to_cs = f17_base_addr_to_cs_size, + } + }, }; /* @@ -3149,6 +3183,7 @@ static struct amd64_family_type *per_family_init(struct amd64_pvt *pvt) pvt->ext_model = boot_cpu_data.x86_model >> 4; pvt->stepping = boot_cpu_data.x86_stepping; pvt->model = boot_cpu_data.x86_model; + pvt->vendor = boot_cpu_data.x86_vendor; pvt->fam = boot_cpu_data.x86; switch (pvt->fam) { @@ -3192,6 +3227,13 @@ static struct amd64_family_type *per_family_init(struct amd64_pvt *pvt) pvt->ops = &family_types[F17_CPUS].ops; break; + case 0x18: + if (pvt->vendor == X86_VENDOR_HYGON) { + fam_type = &family_types[HYGON_F18_CPUS]; + pvt->ops = &family_types[HYGON_F18_CPUS].ops; + break; + } + default: amd64_err("Unsupported family!\n"); return NULL; @@ -3428,6 +3470,7 @@ static const struct x86_cpu_id amd64_cpuids[] = { { X86_VENDOR_AMD, 0x15, X86_MODEL_ANY, X86_FEATURE_ANY, 0 }, { X86_VENDOR_AMD, 0x16, X86_MODEL_ANY, X86_FEATURE_ANY, 0 }, { X86_VENDOR_AMD, 0x17, X86_MODEL_ANY, X86_FEATURE_ANY, 0 }, + { X86_VENDOR_HYGON, 0x18, X86_MODEL_ANY, X86_FEATURE_ANY, 0 }, { } }; MODULE_DEVICE_TABLE(x86cpu, amd64_cpuids); diff --git a/drivers/edac/amd64_edac.h b/drivers/edac/amd64_edac.h index 1d4b74e..5176b51 100644 --- a/drivers/edac/amd64_edac.h +++ b/drivers/edac/amd64_edac.h @@ -116,6 +116,9 @@ #define PCI_DEVICE_ID_AMD_17H_DF_F0 0x1460 #define PCI_DEVICE_ID_AMD_17H_DF_F6 0x1466 +#define PCI_DEVICE_ID_HYGON_18H_DF_F0 0x1460 +#define PCI_DEVICE_ID_HYGON_18H_DF_F6 0x1466 + /* * Function 1 - Address Map */ @@ -281,6 +284,7 @@ enum amd_families { F16_CPUS, F16_M30H_CPUS, F17_CPUS, + HYGON_F18_CPUS, NUM_FAMILIES, }; @@ -328,6 +332,7 @@ struct amd64_pvt { struct pci_dev *F0, *F1, *F2, *F3, *F6; u16 mc_node_id; /* MC index of this MC node */ + u8 vendor; /* CPU vendor */ u8 fam; /* CPU family */ u8 model; /* ... model */ u8 stepping; /* ... stepping */ diff --git a/drivers/edac/mce_amd.c b/drivers/edac/mce_amd.c index 2ab4d61..f7adc47 100644 --- a/drivers/edac/mce_amd.c +++ b/drivers/edac/mce_amd.c @@ -1059,7 +1059,8 @@ static int __init mce_amd_init(void) { struct cpuinfo_x86 *c = &boot_cpu_data; - if (c->x86_vendor != X86_VENDOR_AMD) + if (c->x86_vendor != X86_VENDOR_AMD && + c->x86_vendor != X86_VENDOR_HYGON) return -ENODEV; fam_ops = kzalloc(sizeof(struct amd_decoder_ops), GFP_KERNEL); @@ -1119,6 +1120,15 @@ static int __init mce_amd_init(void) goto err_out; } break; + case 0x18: + if (c->x86_vendor == X86_VENDOR_HYGON) { + xec_mask = 0x3f; + if (!boot_cpu_has(X86_FEATURE_SMCA)) { + pr_warn("Decoding supported only on Scalable MCA processors.\n"); + goto err_out; + } + break; + } default: printk(KERN_WARNING "Huh? What family is it: 0x%x?!\n", c->x86); -- 2.7.4