Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp2773518imm; Sun, 12 Aug 2018 23:34:35 -0700 (PDT) X-Google-Smtp-Source: AA+uWPySYZJntKj23Wv8azGYANZBpZ78zUFysfYCHq5FhSNpMBoYMQgaLaVp1GPtoMZnjZVQ4JJJ X-Received: by 2002:a65:62cd:: with SMTP id m13-v6mr15761141pgv.280.1534142075379; Sun, 12 Aug 2018 23:34:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1534142075; cv=none; d=google.com; s=arc-20160816; b=VrfD/5yLug9HGigUyrijh6Sttr42NONID8PaD7I5gK0nYK0K2QF87e1PmrMOy6UnQr wvfwwBIRlHqDyD58YYD9wQxzl6Lzr2LdGpC61ZUDPqeagW2N7bPJtutYTTCaQFKc2SY6 xmUu+K9k4e0WRByslrdvixkQK5GcYJW0OKFJhInVoYwUjSUvVg7MWhUkOvTg+S3tsRkp WUmvKMS9ez5iAySw0o4DC9RDYLmm1QCJEXeQktmX8hI0nBN42hoE3W1VtX1HKnkm+yNj l56B8oGiABKgcJPWJi00tKdXKVhxhT5YbSh2XNO9QHNOM2/BLWtqczrVQagjHU23AYup 9onQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=CUC48YELw9sIMVBh+lwFZRipEURitPjxIzvfKnLlKTI=; b=f6FcryI1uKSXy3w7tC2dyEvaMhKjea1bp68Dh6lb//vFjghnlN7TKMh1xTbWCr59/s 6O/cDv4hzAGqyAPID/JCXcF7uGjwAh/WUPZnK22L/WMzvHbpgMO+F+OZgBZcMnHv2G5j +fm5flUVh9+G/HDiivgbD5O7+5uayI6lNgOLbARkcZvWgrrXakAxtgQx2L1MyZPgeL7I OOUxEZ9E0tm0qpK7eIKU79eYL5eWvJ11h2QwVCxvkUnMfubNFA/tjo0N/hDz/uSY7r8u nIWjnnGH5zbNFySkBMHMdJp5VwHCyOd9q6i6TQJ6f7uAqdFLPQZ9z4wdj7EGHVXi1RpF 9Xcw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Qzz3PZrK; dkim=pass header.i=@codeaurora.org header.s=default header.b=VMvfzKd6; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d2-v6si12875351plh.341.2018.08.12.23.34.20; Sun, 12 Aug 2018 23:34:35 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Qzz3PZrK; dkim=pass header.i=@codeaurora.org header.s=default header.b=VMvfzKd6; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728398AbeHMJOR (ORCPT + 99 others); Mon, 13 Aug 2018 05:14:17 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:41444 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726345AbeHMJOR (ORCPT ); Mon, 13 Aug 2018 05:14:17 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id F1528606CF; Mon, 13 Aug 2018 06:33:27 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1534142008; bh=06RsBqtKlHYV1wbHAUNC2skv+ls0QS+//zdM0Jf9kqQ=; h=From:To:Cc:Subject:Date:From; b=Qzz3PZrKOfGPyogJ2+skQ/p9yyQ468TVp2kKUaMFVh5AwbCPF8SC6stGpyZIk73tM ESJvN02+MxgX4TBY8CwA3nhYYEWcFFVZPgImWh5aUMhkjRPi2QiVmB9qYXPOoBFfHR 8l5AJDE34jV3vC5Mnb1cvjJsWtXnDCJHRAZfOnAo= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from anischal-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: anischal@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 56613606CF; Mon, 13 Aug 2018 06:33:23 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1534142007; bh=06RsBqtKlHYV1wbHAUNC2skv+ls0QS+//zdM0Jf9kqQ=; h=From:To:Cc:Subject:Date:From; b=VMvfzKd6wnURqV8tKTqkkEQfMhkHbMLWuJbk6UpS5YnoDwBztgTFDY/lCNqKZGuaG edV8wbcVWPR2K9h22E8cy0FmXURaVMCS/+7n0q6JG7eSJPFvEQIyKe73rjIQZlw7j/ TYEbEh98wz4R/SoqMheiTQJZICEPhhftSiGiMTp0= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 56613606CF Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=anischal@codeaurora.org From: Amit Nischal To: Stephen Boyd , Michael Turquette Cc: Andy Gross , David Brown , Rajendra Nayak , Odelu Kukatla , Taniya Das , linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, Amit Nischal Subject: [PATCH v3 0/4] Add QCOM graphics clock controller driver for SDM845 Date: Mon, 13 Aug 2018 12:03:03 +0530 Message-Id: <1534141987-29601-1-git-send-email-anischal@codeaurora.org> X-Mailer: git-send-email 1.9.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Changes in v3: * Modified the determine_rate() op to use the min/max rate range to round the requested rate within the set_rate range. With this, requested set rate will always stay within the limits. Changes in v2: Addressed review comments given by Stephen: https://lkml.org/lkml/2018/6/6/294 * Introduce clk_rcg2_gfx3d_determine_rate ops to return the best parent as 'gpucc_pll0_even' and best parent rate as twice of the requested rate always. This will eliminate the need of frequency table as source and div-2 are fixed for gfx3d_clk_src. Also modified the clk_rcg2_set_rate ops to configure the fixed source and div. * Add support to check if requested rate falls within allowed set_rate range. This will not let the source gpucc_pll0 to go out of the supported range and also client can request the rate within the range. * Fixed comment text in probe function and added module description for GPUCC driver. The graphics clock driver depends upon the below change. https://lkml.org/lkml/2018/6/23/108 Changes in v1: This patch series adds support for graphics clock controller for SDM845. Below is the brief description for each change: 1. For some of the GDSCs, there is requirement to enable/disable the few clocks before turning on/off the gdsc power domain. This patch will add support to enable/disable the clock associated with the gdsc along with power domain on/off callbacks. 2. To turn on the gpu_gx_gdsc, there is a hardware requirement to turn on the root clock (GFX3D RCG) first which would be the turn on signal for the gdsc along with the SW_COLLAPSE. As per the current implementation of clk_rcg2_shared_ops, it clears the root_enable bit in the enable() clock ops. But due to the above said requirement for GFX3D shared RCG, root_enable bit would be already set by gdsc driver and rcg2_shared_ops should not clear the root unless the disable() is called. This patch add support for the same by reusing the existing clk_rcg2_shared_ops and deriving "clk_rcg2_gfx3d_ops" clk_ops for GFX3D clock to take care of the root set/clear requirement. 3. Add device tree bindings for graphics clock controller for SDM845. 4. Add graphics clock controller (GPUCC) driver for SDM845. [v1] : https://lore.kernel.org/patchwork/project/lkml/list/?series=348697 [v2] : https://lore.kernel.org/patchwork/project/lkml/list/?series=359012 Amit Nischal (4): clk: qcom: gdsc: Add support to enable/disable the clocks with GDSC clk: qcom: Add clk_rcg2_gfx3d_ops for SDM845 dt-bindings: clock: Introduce QCOM Graphics clock bindings clk: qcom: Add graphics clock controller driver for SDM845 .../devicetree/bindings/clock/qcom,gpucc.txt | 18 + drivers/clk/qcom/Kconfig | 9 + drivers/clk/qcom/Makefile | 1 + drivers/clk/qcom/clk-rcg.h | 1 + drivers/clk/qcom/clk-rcg2.c | 86 +++- drivers/clk/qcom/gdsc.c | 44 +++ drivers/clk/qcom/gdsc.h | 5 + drivers/clk/qcom/gpucc-sdm845.c | 438 +++++++++++++++++++++ include/dt-bindings/clock/qcom,gpucc-sdm845.h | 38 ++ 9 files changed, 638 insertions(+), 2 deletions(-) create mode 100644 Documentation/devicetree/bindings/clock/qcom,gpucc.txt create mode 100644 drivers/clk/qcom/gpucc-sdm845.c create mode 100644 include/dt-bindings/clock/qcom,gpucc-sdm845.h -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation