Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp2774002imm; Sun, 12 Aug 2018 23:35:11 -0700 (PDT) X-Google-Smtp-Source: AA+uWPzKfDGcC1DLJUmhNshd8Dy6+HF+jB5iEzTAmzxtmA/cpyav9XO5eYZAFuEAFe8RsM1w1pdF X-Received: by 2002:a63:4703:: with SMTP id u3-v6mr15329172pga.405.1534142111509; Sun, 12 Aug 2018 23:35:11 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1534142111; cv=none; d=google.com; s=arc-20160816; b=V9fdMgRJUn7idGlm4gDmu2jEVpq0HY5jHZo9s//bW5pN6qG1GlRy1dGiszu7paUgSs b41eHU4IEBoMEBdJswXVZatWZgrIT5Vp4q0NOIcJ8aB2QUyma8epkLxeOJ/GE0OeZhav cIRuSP+5MhWizrBc0ctcPHi7cd8dZyK+djrGpr4Mm/aUgSGWQz0nhhlVb/PyTvAx+NAu oYw7iYG5PRV0tZZjUd1wDZ3KLXdKRXRH9XNG5fsMENv+lQ8Zv3ONNS0/DvODQzszTb/+ QOolGiqNxgrNxUObwdRqq26HDITPZ5Ma0sv8nS5N2DBpzaP0xFOLyrLh7j03KlxAoi+U yZhw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=2Zm/W7+1OELZfYgssc7sc/vBwDzT8a+iN3syPhb7vxo=; b=Zi1ZBBn5Ev3KXcApRsmNZzC+gwl9j03xPJMVga6r0ondY7GLUJlKZaaEpcQhe7nTjM ygOzURoWeB+f+AKmaj0V04qHigf0g4ukLfBq8W5QCrT5BDPI5UFemQ17GyIE3Pk0wfbA pk+b4plXq+qugBAS9Gv0jFBUYQAE/uonxz0YEdGv7QupciptvW1UF7wlC5N5/f2OpsrU EjxZWWjXCdnWXtsCP0mZ8ZKpX+TCPwUrjf1g5dipamt7ju0xvUxHql71wh4SxZKzBYVD 14R3ByXSYEQ5pO7+E4sKC6STK/4EykPexRT5k5aP4YcQTtqAuaC97KdeWa/YB94N0fKF jT7A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b="T/bLAsuO"; dkim=pass header.i=@codeaurora.org header.s=default header.b=MLLT6J9n; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g4-v6si16913262pgl.139.2018.08.12.23.34.56; Sun, 12 Aug 2018 23:35:11 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b="T/bLAsuO"; dkim=pass header.i=@codeaurora.org header.s=default header.b=MLLT6J9n; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728443AbeHMJOl (ORCPT + 99 others); Mon, 13 Aug 2018 05:14:41 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:41808 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726345AbeHMJOl (ORCPT ); Mon, 13 Aug 2018 05:14:41 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 6FEF960B13; Mon, 13 Aug 2018 06:33:51 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1534142031; bh=lTdwtlG8L9Jo8xTZrH/9vmgDTD92f3AF5eJIxR8IVnk=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=T/bLAsuO4PFNPDfQjlK1iI5MfFZMC69ZysFKNH0/nGjZChSDXUcUE0cBXJeII/ers hHIp7IqKUjZY5ZEC0b3/wRYf/hpQjOfEZOmD9C5PbELcnoriiPqoPghjzFt4Khr1Th zM3DCWtX2Rz+H7hzlDTSYO+jLcLhte6PrW8Mz01k= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from anischal-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: anischal@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id A7A91606CF; Mon, 13 Aug 2018 06:33:46 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1534142030; bh=lTdwtlG8L9Jo8xTZrH/9vmgDTD92f3AF5eJIxR8IVnk=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=MLLT6J9n05CFcjlYb3izWOcaYSTH9CDqz9Ci2dk7MJn3WjRBXS+arxVV+F9o1dZGH iEAv3ZSPEMgIue/OwqVYmdovziPWw8+7QqJohOflTAivuz1FVoiVBAsv56QN8mM/Ia cu/aiEOna/2oMzxOZgrnovgO6SPKZpqofQfok+pU= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org A7A91606CF Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=anischal@codeaurora.org From: Amit Nischal To: Stephen Boyd , Michael Turquette Cc: Andy Gross , David Brown , Rajendra Nayak , Odelu Kukatla , Taniya Das , linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, Amit Nischal Subject: [PATCH v3 2/4] clk: qcom: Add clk_rcg2_gfx3d_ops for SDM845 Date: Mon, 13 Aug 2018 12:03:05 +0530 Message-Id: <1534141987-29601-3-git-send-email-anischal@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1534141987-29601-1-git-send-email-anischal@codeaurora.org> References: <1534141987-29601-1-git-send-email-anischal@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org To turn on the gpu_gx_gdsc, there is a hardware requirement to turn on the root clock (GFX3D RCG) first which would be the turn on signal for the gdsc along with the SW_COLLAPSE. As per the current implementation of clk_rcg2_shared_ops, it clears the root_enable bit in the enable() clock op. But due to the above said requirement for GFX3D shared RCG, root_enable bit would be already set by gdsc driver and clk_rcg2_shared_enable()should not clear the root unless the disable is called. Add support for the same by reusing the existing clk_rcg2_shared_ops and deriving "clk_rcg2_gfx3d_ops" clk_ops for GFX3D clock to take care of the root set/clear requirement. Signed-off-by: Amit Nischal --- drivers/clk/qcom/clk-rcg.h | 1 + drivers/clk/qcom/clk-rcg2.c | 86 +++++++++++++++++++++++++++++++++++++++++++-- 2 files changed, 85 insertions(+), 2 deletions(-) diff --git a/drivers/clk/qcom/clk-rcg.h b/drivers/clk/qcom/clk-rcg.h index dbd5a9e..081eca9 100644 --- a/drivers/clk/qcom/clk-rcg.h +++ b/drivers/clk/qcom/clk-rcg.h @@ -162,5 +162,6 @@ struct clk_rcg2 { extern const struct clk_ops clk_pixel_ops; extern const struct clk_ops clk_gfx3d_ops; extern const struct clk_ops clk_rcg2_shared_ops; +extern const struct clk_ops clk_rcg2_gfx3d_ops; #endif diff --git a/drivers/clk/qcom/clk-rcg2.c b/drivers/clk/qcom/clk-rcg2.c index 52208d4..a57ce00 100644 --- a/drivers/clk/qcom/clk-rcg2.c +++ b/drivers/clk/qcom/clk-rcg2.c @@ -866,7 +866,7 @@ static int clk_rcg2_shared_set_rate_and_parent(struct clk_hw *hw, return clk_rcg2_shared_set_rate(hw, rate, parent_rate); } -static int clk_rcg2_shared_enable(struct clk_hw *hw) +static int __clk_rcg2_shared_enable(struct clk_hw *hw) { struct clk_rcg2 *rcg = to_clk_rcg2(hw); int ret; @@ -879,7 +879,14 @@ static int clk_rcg2_shared_enable(struct clk_hw *hw) if (ret) return ret; - ret = update_config(rcg); + return update_config(rcg); +} + +static int clk_rcg2_shared_enable(struct clk_hw *hw) +{ + int ret; + + ret = __clk_rcg2_shared_enable(hw); if (ret) return ret; @@ -929,3 +936,78 @@ static void clk_rcg2_shared_disable(struct clk_hw *hw) .set_rate_and_parent = clk_rcg2_shared_set_rate_and_parent, }; EXPORT_SYMBOL_GPL(clk_rcg2_shared_ops); + +static int clk_rcg2_gfx3d_enable(struct clk_hw *hw) +{ + return __clk_rcg2_shared_enable(hw); +} + +static int clk_rcg2_gfx3d_determine_rate(struct clk_hw *hw, + struct clk_rate_request *req) +{ + struct clk_rate_request parent_req = { }; + struct clk_hw *p; + unsigned long rate = req->rate; + int ret; + + rate = clamp(rate, req->min_rate, req->max_rate); + + /* Get fixed parent - GPU_CC_PLL0_OUT_EVEN */ + p = clk_hw_get_parent_by_index(hw, 1); + + /* Parent should always run at twice of the requested rate */ + parent_req.rate = 2 * rate; + + ret = __clk_determine_rate(req->best_parent_hw, &parent_req); + if (ret) + return ret; + + req->best_parent_hw = p; + req->best_parent_rate = parent_req.rate; + req->rate = parent_req.rate / 2; + + return 0; +} + +static int clk_rcg2_gfx3d_set_rate(struct clk_hw *hw, unsigned long rate, + unsigned long parent_rate) +{ + struct clk_rcg2 *rcg = to_clk_rcg2(hw); + int ret; + u32 cfg; + + /* Configure fixed SRC and DIV */ + cfg = rcg->parent_map[1].cfg << CFG_SRC_SEL_SHIFT; + cfg |= 0x3 << CFG_SRC_DIV_SHIFT; + + ret = regmap_write(rcg->clkr.regmap, rcg->cmd_rcgr + CFG_REG, cfg); + if (ret) + return ret; + + /* + * In case clock is disabled, update the SRC and DIV only + * and return without configuration update. + */ + if (!__clk_is_enabled(hw->clk)) + return 0; + + return update_config(rcg); +} + +static int clk_rcg2_gfx3d_set_rate_and_parent(struct clk_hw *hw, + unsigned long rate, unsigned long parent_rate, u8 index) +{ + return clk_rcg2_gfx3d_set_rate(hw, rate, parent_rate); +} + +const struct clk_ops clk_rcg2_gfx3d_ops = { + .enable = clk_rcg2_gfx3d_enable, + .disable = clk_rcg2_shared_disable, + .get_parent = clk_rcg2_get_parent, + .set_parent = clk_rcg2_set_parent, + .recalc_rate = clk_rcg2_recalc_rate, + .determine_rate = clk_rcg2_gfx3d_determine_rate, + .set_rate = clk_rcg2_gfx3d_set_rate, + .set_rate_and_parent = clk_rcg2_gfx3d_set_rate_and_parent, +}; +EXPORT_SYMBOL_GPL(clk_rcg2_gfx3d_ops); -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation