Received: by 2002:a4a:311b:0:0:0:0:0 with SMTP id k27-v6csp4378182ooa; Tue, 14 Aug 2018 05:17:32 -0700 (PDT) X-Google-Smtp-Source: AA+uWPyA13e4rh7Em3fRjsjnMZujsn6YK/lmrnMrTEa00FotZvDm00u6ea3MDFhxgk1Il5QEo0EB X-Received: by 2002:a63:db15:: with SMTP id e21-v6mr20729755pgg.418.1534249052576; Tue, 14 Aug 2018 05:17:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1534249052; cv=none; d=google.com; s=arc-20160816; b=b+THMJFoVUvCBGXWu9N8c8ZFItN8x/I+c5PzMkpPQrVwL7KU3rL8BEfPFA0HwmkU5D SMjRai/xTjE3yW0SZAjSb3Tf0MAgYXIeUoSbxGIRsaz83EySazz8+QFduDjFGpBVRKzB 0LDQFIcpH+N+RrLnLeGmd8iA0at/2q2z+2gIR1hhfdnLUPb0G3c/HBqhbkhoRU3W09iu eFWLogeJyEaAeGYhGCE+vVsqm6FuVLNF5oIO0Q7pAu5nR6jJFU65INGy0l9ArvqajAFx c2A8wBCylFypF2LNowTQQyaD0DI/86OyIZca8IOYK4fV2KHIxnbSNw5QdolShZZOI3KX yjIg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=41H0cK/6MnqMgAOUmQdk3D7y6Aq9xjrPsoXbnh76GxI=; b=yUEDqeoFB6rERqIl3RSYX1BzqZYovD7EHe8IGQcKjV4I+LA+Ao4dkhtct/tmoNp0YR 7fr0olSiYgkzG8cpzPP7zLRVZz+dSbfE0LLyu0rTaGGD2Go1fLOU+l8JrHOdcd8KulE8 uczFIpAFBBWPspATX/QrOZBReQms2PX9DW7snqngVe4ilTuWT9+Gyrx/isZi1kQzJSlp VcX07OZdlXvfRFgJ+qe8DbR2a+n+x1QTE72ZkASuWpudPwHe1amZJ5XzzISpxHWq2zNc sVXxQDq+z3WM78nYcXOMNbdQef9gnG++PG+dpwco42R4YL2FAXOhGlzwhfNKZiGNjo+B QYUg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=LzGm4XGO; dkim=pass header.i=@codeaurora.org header.s=default header.b=lva3+RSi; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g6-v6si17176168pgq.240.2018.08.14.05.17.17; Tue, 14 Aug 2018 05:17:32 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=LzGm4XGO; dkim=pass header.i=@codeaurora.org header.s=default header.b=lva3+RSi; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732188AbeHNPBO (ORCPT + 99 others); Tue, 14 Aug 2018 11:01:14 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:41938 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727986AbeHNPBN (ORCPT ); Tue, 14 Aug 2018 11:01:13 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 8418D60DCD; Tue, 14 Aug 2018 12:13:32 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1534248858; bh=51xm22BDB7N/Se1CtqUVem63unKMqWqil7OS/npbFmI=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=LzGm4XGOuiwjUZFgcRZLHd6ZzgOsybQjTJ9mQ6Q2VV0trIDN/BmT1WGteGMNELrvn BMW9OumUaoLVrc643yVvPpl8Vs338l0tC7d0Z0d6/d8qvfUTZPGldcCD1GOGPIeVnP AeaO3nkhOZH2BzIlYKAAbPrswh4XMHEIoYgmFMGo= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from srichara-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: sricharan@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id A5F6A60D37; Tue, 14 Aug 2018 12:13:23 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1534248810; bh=51xm22BDB7N/Se1CtqUVem63unKMqWqil7OS/npbFmI=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=lva3+RSijKDdbDxxOWTF8kwfeeFLM8C5lcDSVNOY6vh6kj6QvQgusoCz3CdYZwyBu FOLrSFZUirytPrtW2AdGx+mdeHp4hS4XyJ3ctQo44KyATEs92vAYmOdqG5dNn1M253 YkBWOKwQ441meI2fPR4rgjxi9pqUfXmTvBIHOPNU= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org A5F6A60D37 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=sricharan@codeaurora.org From: Sricharan R To: mark.rutland@arm.com, robh@kernel.org, sudeep.holla@arm.com, linux@arm.linux.org.uk, ctatlor97@gmail.com, rjw@rjwysocki.net, viresh.kumar@linaro.org, mturquette@baylibre.com, linux-pm@vger.kernel.org, sboyd@codeaurora.org, linux@armlinux.org.uk, thierry.escande@linaro.org, linux-kernel@vger.kernel.org, david.brown@linaro.org, devicetree@vger.kernel.org, linux-arm-msm@vger.kernel.org, andy.gross@linaro.org, linux-soc@vger.kernel.org, linux-clk@vger.kernel.org, linux-arm-kernel@lists.infradead.org, niklas.cassel@linaro.org Cc: sricharan@codeaurora.org Subject: [PATCH v12 06/14] clk: qcom: Add IPQ806X's HFPLLs Date: Tue, 14 Aug 2018 17:42:25 +0530 Message-Id: <1534248753-2440-7-git-send-email-sricharan@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1534248753-2440-1-git-send-email-sricharan@codeaurora.org> References: <1534248753-2440-1-git-send-email-sricharan@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Stephen Boyd Describe the HFPLLs present on IPQ806X devices. Signed-off-by: Stephen Boyd Signed-off-by: Sricharan R --- drivers/clk/qcom/gcc-ipq806x.c | 82 ++++++++++++++++++++++++++++++++++++++++++ 1 file changed, 82 insertions(+) diff --git a/drivers/clk/qcom/gcc-ipq806x.c b/drivers/clk/qcom/gcc-ipq806x.c index 5f61225..33d1bc5 100644 --- a/drivers/clk/qcom/gcc-ipq806x.c +++ b/drivers/clk/qcom/gcc-ipq806x.c @@ -30,6 +30,7 @@ #include "clk-pll.h" #include "clk-rcg.h" #include "clk-branch.h" +#include "clk-hfpll.h" #include "reset.h" static struct clk_pll pll0 = { @@ -113,6 +114,84 @@ }, }; +static struct hfpll_data hfpll0_data = { + .mode_reg = 0x3200, + .l_reg = 0x3208, + .m_reg = 0x320c, + .n_reg = 0x3210, + .config_reg = 0x3204, + .status_reg = 0x321c, + .config_val = 0x7845c665, + .droop_reg = 0x3214, + .droop_val = 0x0108c000, + .min_rate = 600000000UL, + .max_rate = 1800000000UL, +}; + +static struct clk_hfpll hfpll0 = { + .d = &hfpll0_data, + .clkr.hw.init = &(struct clk_init_data){ + .parent_names = (const char *[]){ "pxo" }, + .num_parents = 1, + .name = "hfpll0", + .ops = &clk_ops_hfpll, + .flags = CLK_IGNORE_UNUSED, + }, + .lock = __SPIN_LOCK_UNLOCKED(hfpll0.lock), +}; + +static struct hfpll_data hfpll1_data = { + .mode_reg = 0x3240, + .l_reg = 0x3248, + .m_reg = 0x324c, + .n_reg = 0x3250, + .config_reg = 0x3244, + .status_reg = 0x325c, + .config_val = 0x7845c665, + .droop_reg = 0x3314, + .droop_val = 0x0108c000, + .min_rate = 600000000UL, + .max_rate = 1800000000UL, +}; + +static struct clk_hfpll hfpll1 = { + .d = &hfpll1_data, + .clkr.hw.init = &(struct clk_init_data){ + .parent_names = (const char *[]){ "pxo" }, + .num_parents = 1, + .name = "hfpll1", + .ops = &clk_ops_hfpll, + .flags = CLK_IGNORE_UNUSED, + }, + .lock = __SPIN_LOCK_UNLOCKED(hfpll1.lock), +}; + +static struct hfpll_data hfpll_l2_data = { + .mode_reg = 0x3300, + .l_reg = 0x3308, + .m_reg = 0x330c, + .n_reg = 0x3310, + .config_reg = 0x3304, + .status_reg = 0x331c, + .config_val = 0x7845c665, + .droop_reg = 0x3314, + .droop_val = 0x0108c000, + .min_rate = 600000000UL, + .max_rate = 1800000000UL, +}; + +static struct clk_hfpll hfpll_l2 = { + .d = &hfpll_l2_data, + .clkr.hw.init = &(struct clk_init_data){ + .parent_names = (const char *[]){ "pxo" }, + .num_parents = 1, + .name = "hfpll_l2", + .ops = &clk_ops_hfpll, + .flags = CLK_IGNORE_UNUSED, + }, + .lock = __SPIN_LOCK_UNLOCKED(hfpll_l2.lock), +}; + static struct clk_pll pll14 = { .l_reg = 0x31c4, .m_reg = 0x31c8, @@ -2797,6 +2876,9 @@ enum { [UBI32_CORE2_CLK_SRC] = &ubi32_core2_src_clk.clkr, [NSSTCM_CLK_SRC] = &nss_tcm_src.clkr, [NSSTCM_CLK] = &nss_tcm_clk.clkr, + [PLL9] = &hfpll0.clkr, + [PLL10] = &hfpll1.clkr, + [PLL12] = &hfpll_l2.clkr, }; static const struct qcom_reset_map gcc_ipq806x_resets[] = { -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation