Received: by 2002:a4a:311b:0:0:0:0:0 with SMTP id k27-v6csp4780701ooa; Tue, 14 Aug 2018 10:26:59 -0700 (PDT) X-Google-Smtp-Source: AA+uWPza4b8ll89FcRPEreFl010jsBfDMRdwDOQAfuGiUB8J4SGm1jP5VNH2uujQ8SHsfMrn5QJy X-Received: by 2002:a63:e811:: with SMTP id s17-v6mr21263003pgh.176.1534267619608; Tue, 14 Aug 2018 10:26:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1534267619; cv=none; d=google.com; s=arc-20160816; b=n1L/+jzmqABDayG6Xhr4j8demCaGBQb8e3YHs9rjQG7Uw95Ev2KTAoMXafOLpJ8w+B uW2EyGe/rM34UWBsY9/xcYoqSx2G2LXatY3OAuP3vPcLJsd9jJK9wB8NijQ/+unK9Fqc 0pwxjEb+UhBVO94JySO/JxheUVBFfLKqqM13lY9/Z5hMjTzjEhXzEJA1aQjzIlDcfZNh tAVoEw6d3DTVSNzcm0BnGdrc2yKhas7nvRXcqxlZZGwwXWUNuBoOTgjSiqYaelxlcTb/ d/7f7XhXKmkzvTkYulzJYOkE+MH8/okbIxjHyWmaXNPQh2ZimEE5PB4rxLoDwQ77Xaw0 lhvQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=Wv+5co6kXtiX/e8X4I3EGDtp4Y8+ED6/c3d0qfQ+AKA=; b=jvBsX1uJ9itVHM0bd+qLNkpbsb64BQ4SncfbNQOdWzChYJ0QW36R6tb4zdSXc8o0ZS 33hikmiGYV9wp94yQ6osxm7Mdj0q9xjFFk9MkdGS0q1lccF959VlOZi1LIeRvbI5qXw1 bjX2sLUIfwbSRGnUBv5XneYTNvw8fv+ms11PWoDqVdnNZ3VwbPbUOVgY7Vvl/D6u+Adk 3HgEi5pLFRqA2zrrSmQ0/s8oiBnEN9htbrXLkhD4NFJNBdi1qmA0G4AgoBKVrNoqyGhA 9kuVZ1m6p6VP+B6xjYp42M6s6AROJO8ewTO2bcT97mB8zlw2JP3vZFm4kjHqU3Yqodl1 5BMA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u64-v6si21399825pgu.533.2018.08.14.10.26.44; Tue, 14 Aug 2018 10:26:59 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2388139AbeHNUNT (ORCPT + 99 others); Tue, 14 Aug 2018 16:13:19 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:51570 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2387804AbeHNUNT (ORCPT ); Tue, 14 Aug 2018 16:13:19 -0400 Received: from localhost (unknown [194.244.16.108]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id 0F9DACD8; Tue, 14 Aug 2018 17:25:12 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Konrad Rzeszutek Wilk , Thomas Gleixner Subject: [PATCH 4.18 29/79] x86/cpufeatures: Add detection of L1D cache flush support. Date: Tue, 14 Aug 2018 19:16:48 +0200 Message-Id: <20180814171337.912152753@linuxfoundation.org> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20180814171336.799314117@linuxfoundation.org> References: <20180814171336.799314117@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.18-stable review patch. If anyone has any objections, please let me know. ------------------ From: Konrad Rzeszutek Wilk 336996-Speculative-Execution-Side-Channel-Mitigations.pdf defines a new MSR (IA32_FLUSH_CMD) which is detected by CPUID.7.EDX[28]=1 bit being set. This new MSR "gives software a way to invalidate structures with finer granularity than other architectual methods like WBINVD." A copy of this document is available at https://bugzilla.kernel.org/show_bug.cgi?id=199511 Signed-off-by: Konrad Rzeszutek Wilk Signed-off-by: Thomas Gleixner Signed-off-by: Greg Kroah-Hartman --- arch/x86/include/asm/cpufeatures.h | 1 + 1 file changed, 1 insertion(+) --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -342,6 +342,7 @@ #define X86_FEATURE_PCONFIG (18*32+18) /* Intel PCONFIG */ #define X86_FEATURE_SPEC_CTRL (18*32+26) /* "" Speculation Control (IBRS + IBPB) */ #define X86_FEATURE_INTEL_STIBP (18*32+27) /* "" Single Thread Indirect Branch Predictors */ +#define X86_FEATURE_FLUSH_L1D (18*32+28) /* Flush L1D cache */ #define X86_FEATURE_ARCH_CAPABILITIES (18*32+29) /* IA32_ARCH_CAPABILITIES MSR (Intel) */ #define X86_FEATURE_SPEC_CTRL_SSBD (18*32+31) /* "" Speculative Store Bypass Disable */