Received: by 2002:a4a:311b:0:0:0:0:0 with SMTP id k27-v6csp4795601ooa; Tue, 14 Aug 2018 10:39:36 -0700 (PDT) X-Google-Smtp-Source: AA+uWPwYjK3SlXBvTxV5NAX70FJ0x+5jTfVsTGRjsJGk9wUcrferqrub3UlsGT8lTbpqw+ir0Ycp X-Received: by 2002:a62:d8c:: with SMTP id 12-v6mr24515258pfn.202.1534268376417; Tue, 14 Aug 2018 10:39:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1534268376; cv=none; d=google.com; s=arc-20160816; b=0AtIchnyP7VszujJatTJmvimIXPW8PU4Q7XYWvtDvslIiMHHBz3kkmv7czsLgc4a23 md07cQ8zlmpF+xS+kbf8gSG2mtTBJGg09IaZa4A7rn5fAYru1RRBMQICC9iBsN1PwuzR x8DXVke9SEF1vhzQMkLcv2OzbvFhOdUQy3x8KWpMT/70K1d2msUFE6XhRS+JiBt3KHrr MBib+9xjq2KwrXQFUKutleGDq54k1HVqzdjMTlS0FPrHLXIXQWZ0dIbgjk9DrmzEOkH5 4t0fUNWxqgT896cA42YAGILJbvRavX6wRcaZL9SkhMvyyCd/G0rj2sV9g+EaiNTEezdM A/2Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:user-agent:references :in-reply-to:message-id:date:subject:cc:to:from :arc-authentication-results; bh=zXrI8AS7beNHG9QG+/0+yz8YHRm7KmlS0VYdvSgKgU8=; b=igx2ultctZt6cIODAj5porBXCocmlu411LRpyTilgFOUrudR/euT16haal1bk2ftdL lulqqDV3Y90WfPbpnHB8xT9hUiYWb9mOoD59AWX3lGBmsONcsb4mSgfEibcRSklG1NSN Rf2eYWjB4RECFSWnQXieI1Fp5h30LglXCROC/n4eCaaBs8oEVT6OmetCFycoE7zNSGe7 45tP0JPMKukbKn/QvSbQxbAdh5YZv7H3j/YziOpD6z2y0vkU/K2PyyNbE8h8MadUkejj HrfUhWxMfMWFmqSannVSeYW91CvdOoqeGmrw5dQ5FeQ62sgfEWalrkZjv+nh7kjNyJYa 2y5A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id i16-v6si18779742pgn.252.2018.08.14.10.39.21; Tue, 14 Aug 2018 10:39:36 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1733025AbeHNU0p (ORCPT + 99 others); Tue, 14 Aug 2018 16:26:45 -0400 Received: from mail.linuxfoundation.org ([140.211.169.12]:58352 "EHLO mail.linuxfoundation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728596AbeHNU0o (ORCPT ); Tue, 14 Aug 2018 16:26:44 -0400 Received: from localhost (unknown [194.244.16.108]) by mail.linuxfoundation.org (Postfix) with ESMTPSA id 91CF2DDE; Tue, 14 Aug 2018 17:38:34 +0000 (UTC) From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, David Woodhouse Subject: [PATCH 4.14 103/104] tools headers: Synchronise x86 cpufeatures.h for L1TF additions Date: Tue, 14 Aug 2018 19:17:57 +0200 Message-Id: <20180814171521.686311557@linuxfoundation.org> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20180814171515.270692185@linuxfoundation.org> References: <20180814171515.270692185@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: David Woodhouse commit e24f14b0ff985f3e09e573ba1134bfdf42987e05 upstream Signed-off-by: David Woodhouse Signed-off-by: Greg Kroah-Hartman --- tools/arch/x86/include/asm/cpufeatures.h | 3 +++ 1 file changed, 3 insertions(+) --- a/tools/arch/x86/include/asm/cpufeatures.h +++ b/tools/arch/x86/include/asm/cpufeatures.h @@ -219,6 +219,7 @@ #define X86_FEATURE_IBPB ( 7*32+26) /* Indirect Branch Prediction Barrier */ #define X86_FEATURE_STIBP ( 7*32+27) /* Single Thread Indirect Branch Predictors */ #define X86_FEATURE_ZEN ( 7*32+28) /* "" CPU is AMD family 0x17 (Zen) */ +#define X86_FEATURE_L1TF_PTEINV ( 7*32+29) /* "" L1TF workaround PTE inversion */ /* Virtualization flags: Linux defined, word 8 */ #define X86_FEATURE_TPR_SHADOW ( 8*32+ 0) /* Intel TPR Shadow */ @@ -338,6 +339,7 @@ #define X86_FEATURE_PCONFIG (18*32+18) /* Intel PCONFIG */ #define X86_FEATURE_SPEC_CTRL (18*32+26) /* "" Speculation Control (IBRS + IBPB) */ #define X86_FEATURE_INTEL_STIBP (18*32+27) /* "" Single Thread Indirect Branch Predictors */ +#define X86_FEATURE_FLUSH_L1D (18*32+28) /* Flush L1D cache */ #define X86_FEATURE_ARCH_CAPABILITIES (18*32+29) /* IA32_ARCH_CAPABILITIES MSR (Intel) */ #define X86_FEATURE_SPEC_CTRL_SSBD (18*32+31) /* "" Speculative Store Bypass Disable */ @@ -370,5 +372,6 @@ #define X86_BUG_SPECTRE_V1 X86_BUG(15) /* CPU is affected by Spectre variant 1 attack with conditional branches */ #define X86_BUG_SPECTRE_V2 X86_BUG(16) /* CPU is affected by Spectre variant 2 attack with indirect branches */ #define X86_BUG_SPEC_STORE_BYPASS X86_BUG(17) /* CPU is affected by speculative store bypass attack */ +#define X86_BUG_L1TF X86_BUG(18) /* CPU is affected by L1 Terminal Fault */ #endif /* _ASM_X86_CPUFEATURES_H */