Received: by 2002:ac0:a5a7:0:0:0:0:0 with SMTP id m36-v6csp1123052imm; Fri, 17 Aug 2018 12:13:53 -0700 (PDT) X-Google-Smtp-Source: AA+uWPzi+sdoPRFaE9eWOrUxBTDooB9u6ab353aAz6VoxDIopcYaX2eeUFcve0JAljAJYpdvmXv7 X-Received: by 2002:a17:902:760b:: with SMTP id k11-v6mr34856320pll.91.1534533232970; Fri, 17 Aug 2018 12:13:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1534533232; cv=none; d=google.com; s=arc-20160816; b=bXPIgCJDQs+L1CdNRCaTsk/G29/9Pdu4iUzPmMEI0vjanemvt2W4vKB6h/jaZW9xkU Xn8qt/QJyulUXUQ/CJRzE7+wO/Ax9OoNJeFr4teoK5n6jG+zVaF/EJa/LjyHRi8K8ffy d0O9obhOrpaXVJSmzi/HzdyssgwFzu4A6D1fKYGDZIWUxWwhtT0TW2LtqjAN+QdgPZUr J6bas5A2WoAWB/u1jXm6fqmTHArFXmHd8TuHQ4BPI9eYaY1qc7Odku74YHxSnmDNGwzn j5XJbnWEDIXoGc8uttiAsWQ4QWpaYEoBbn9yXchLU0moUUW5us1nhk1XTMeTHk5/xdGS n9lQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=glhEjTI7yV5QMoJoRR0REMUXR8WYaAkaZ5NFs3vbL6k=; b=kbA4/cWfcDCoD8D5r9Tx5fG714pAp7Hena5Yjyi5kn+gxNj728zZXD5ESrkYmREIwT tUuSo9tRHKVN42sHoKtTV+oc2etdjh4A2r5K7XocP9VFMnL3SrV3CjUWx6uA62C6JW9G MuO6IQQT9vn5DQq+Z2Pdvj9Ob1qcbB49OWU/eRtsh3PUPEt82SKf5W24uMB/Vb7l3LaW ZOCZ6ul/CIl/YFukh4BXfqpJnsFjksN2HMDG2E39Ptssqs+LwGvIRpJSgNVeDHasFPpG ZAxh6VcYve4pRUjjGxZ1PoeNtndqnuONS/NMdp3omvqq+h4eWMSmUb5h+N+2n1iUI/St N7aA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=IyGopoFZ; dkim=pass header.i=@codeaurora.org header.s=default header.b=XX+bhLB5; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b5-v6si2808490plr.101.2018.08.17.12.13.38; Fri, 17 Aug 2018 12:13:52 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=IyGopoFZ; dkim=pass header.i=@codeaurora.org header.s=default header.b=XX+bhLB5; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728306AbeHQWQM (ORCPT + 99 others); Fri, 17 Aug 2018 18:16:12 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:36562 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728213AbeHQWPL (ORCPT ); Fri, 17 Aug 2018 18:15:11 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 679DD6256A; Fri, 17 Aug 2018 19:10:38 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1534533038; bh=ENAVc3R5FTrYnDKyvx6U7tW772rhwQ86OJD8wGGgBIE=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=IyGopoFZsWHjOn7pRafak4FySrUX/G5X1GoBmixRlz83nC2iOr5Qwrki5lqJ0xhkB IBGVSJk9GgmtvR2IBW5QtE5++T71mLV/n5nVQdV38xWsI7zVo33XoZDZNYbtzz0/nI q8HNTBQzYSKV2NBZ5aXdZeGWAP4pMjcuM/GodEpA= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from codeaurora.org (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: ilina@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id D2AAB62578; Fri, 17 Aug 2018 19:10:36 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1534533037; bh=ENAVc3R5FTrYnDKyvx6U7tW772rhwQ86OJD8wGGgBIE=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=XX+bhLB5VRFM1u5UXDjthDxsWXpUcvSQ29LfWGigoSdF19tG6k7dfwfnmUR4Lp9BX T96bcxqR8klnOgrXPBuguI9YX3LOcq97Do6NVcpuFIKHtK5VAmk4yzCirZGmtHAnV8 pUjYRXSrDDH2tbrBPG7umSO9qoQ97AAoveS3+zQ8= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org D2AAB62578 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=ilina@codeaurora.org From: Lina Iyer To: marc.zyngier@arm.com, bjorn.andersson@linaro.org, sboyd@kernel.org, evgreen@chromium.org, linus.walleij@linaro.org Cc: rplsssn@codeaurora.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, rnayak@codeaurora.org, devicetree@vger.kernel.org, andy.gross@linaro.org, dianders@chromium.org, Lina Iyer Subject: [PATCH RESEND v1 2/5] drivers: pinctrl: msm: enable PDC interrupt only during suspend Date: Fri, 17 Aug 2018 13:10:23 -0600 Message-Id: <20180817191026.32245-3-ilina@codeaurora.org> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20180817191026.32245-1-ilina@codeaurora.org> References: <20180817191026.32245-1-ilina@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org During suspend the system may power down some of the system rails. As a result, the TLMM hw block may not be operational anymore and wakeup capable GPIOs will not be detected. The PDC however will be operational and the GPIOs that are routed to the PDC as IRQs can wake the system up. To avoid being interrupted twice (for TLMM and once for PDC IRQ) when a GPIO trips, use TLMM for active and switch to PDC for suspend. When entering suspend, disable the TLMM wakeup interrupt and instead enable the PDC IRQ and revert upon resume. Signed-off-by: Lina Iyer --- drivers/pinctrl/qcom/pinctrl-msm.c | 60 +++++++++++++++++++++++++++++- drivers/pinctrl/qcom/pinctrl-msm.h | 3 ++ 2 files changed, 62 insertions(+), 1 deletion(-) diff --git a/drivers/pinctrl/qcom/pinctrl-msm.c b/drivers/pinctrl/qcom/pinctrl-msm.c index 03ef1d29d078..17e541f8f09d 100644 --- a/drivers/pinctrl/qcom/pinctrl-msm.c +++ b/drivers/pinctrl/qcom/pinctrl-msm.c @@ -37,6 +37,7 @@ #include "../pinctrl-utils.h" #define MAX_NR_GPIO 300 +#define MAX_PDC_IRQ 1024 #define PS_HOLD_OFFSET 0x820 /** @@ -51,6 +52,7 @@ * @enabled_irqs: Bitmap of currently enabled irqs. * @dual_edge_irqs: Bitmap of irqs that need sw emulated dual edge * detection. + * @pdc_irqs: Bitmap of wakeup capable irqs. * @soc; Reference to soc_data of platform specific data. * @regs: Base address for the TLMM register map. */ @@ -68,11 +70,14 @@ struct msm_pinctrl { DECLARE_BITMAP(dual_edge_irqs, MAX_NR_GPIO); DECLARE_BITMAP(enabled_irqs, MAX_NR_GPIO); + DECLARE_BITMAP(pdc_irqs, MAX_PDC_IRQ); const struct msm_pinctrl_soc_data *soc; void __iomem *regs; }; +static bool in_suspend; + static int msm_get_groups_count(struct pinctrl_dev *pctldev) { struct msm_pinctrl *pctrl = pinctrl_dev_get_drvdata(pctldev); @@ -787,8 +792,11 @@ static int msm_gpio_irq_set_wake(struct irq_data *d, unsigned int on) raw_spin_lock_irqsave(&pctrl->lock, flags); - if (pdc_irqd) + if (pdc_irqd && !in_suspend) { irq_set_irq_wake(pdc_irqd->irq, on); + on ? set_bit(pdc_irqd->irq, pctrl->pdc_irqs) : + clear_bit(pdc_irqd->irq, pctrl->pdc_irqs); + } irq_set_irq_wake(pctrl->irq, on); @@ -920,6 +928,8 @@ static int msm_gpio_pdc_pin_request(struct irq_data *d) } irq_set_handler_data(d->irq, irq_get_irq_data(irq)); + irq_set_handler_data(irq, d); + irq_set_status_flags(irq, IRQ_DISABLE_UNLAZY); disable_irq(irq); return 0; @@ -1070,6 +1080,54 @@ static void msm_pinctrl_setup_pm_reset(struct msm_pinctrl *pctrl) } } +int __maybe_unused msm_pinctrl_suspend_late(struct device *dev) +{ + struct msm_pinctrl *pctrl = dev_get_drvdata(dev); + struct irq_data *irqd; + int i; + + in_suspend = true; + for_each_set_bit(i, pctrl->pdc_irqs, MAX_PDC_IRQ) { + irqd = irq_get_handler_data(i); + /* + * We don't know if the TLMM will be functional + * or not, during the suspend. If its functional, + * we do not want duplicate interrupts from PDC. + * Hence disable the GPIO IRQ and enable PDC IRQ. + */ + if (irqd_is_wakeup_set(irqd)) { + irq_set_irq_wake(irqd->irq, false); + disable_irq(irqd->irq); + enable_irq(i); + } + } + + return 0; +} + +int __maybe_unused msm_pinctrl_resume_late(struct device *dev) +{ + struct msm_pinctrl *pctrl = dev_get_drvdata(dev); + struct irq_data *irqd; + int i; + + for_each_set_bit(i, pctrl->pdc_irqs, MAX_PDC_IRQ) { + irqd = irq_get_handler_data(i); + /* + * The TLMM will be operational now, so disable + * the PDC IRQ. + */ + if (irqd_is_wakeup_set(irq_get_irq_data(i))) { + disable_irq_nosync(i); + irq_set_irq_wake(irqd->irq, true); + enable_irq(irqd->irq); + } + } + in_suspend = false; + + return 0; +} + int msm_pinctrl_probe(struct platform_device *pdev, const struct msm_pinctrl_soc_data *soc_data) { diff --git a/drivers/pinctrl/qcom/pinctrl-msm.h b/drivers/pinctrl/qcom/pinctrl-msm.h index 9b9feea540ff..21b56fb5dae9 100644 --- a/drivers/pinctrl/qcom/pinctrl-msm.h +++ b/drivers/pinctrl/qcom/pinctrl-msm.h @@ -123,4 +123,7 @@ int msm_pinctrl_probe(struct platform_device *pdev, const struct msm_pinctrl_soc_data *soc_data); int msm_pinctrl_remove(struct platform_device *pdev); +int msm_pinctrl_suspend_late(struct device *dev); +int msm_pinctrl_resume_late(struct device *dev); + #endif -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project