Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp1810173imm; Thu, 23 Aug 2018 09:06:14 -0700 (PDT) X-Google-Smtp-Source: AA+uWPyIdg36LEF8blsbt8/jEJ1CUyb453VDrgR3vsUWaXAR30f6F87Bvu8CgJQc3SBBo19e3/z6 X-Received: by 2002:a62:8d7:: with SMTP id 84-v6mr64022479pfi.172.1535040374531; Thu, 23 Aug 2018 09:06:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1535040374; cv=none; d=google.com; s=arc-20160816; b=P5h6HDCnTZWOQcxzjO93LNkt/GQanzp/gHbLMcWiTFfeTrX7qzScoc4a9DwEPkTyKQ DWeeEFQCK4c152EUSxcQdqyqtdfNS1FcQnaTpWsEJAt7OkcznGroA7XzCZbVJg73XaLX Z2DQztyPa4FLND9KdDqS/4poKQKe9DHBCcKHy9fQDgVdszBuZjfPUP216tQ9qaCZ22xF en5uzRvt8PjVrYtLgVYBntvES3dnomi52c9QZ+rZTFRX120TAIZYmOi9jsDSQklB/r/K HQBkpDYSwWqDohFO2C//hhiXafLgQI5CYLus+EgHGybpoaL+rIyFPHtlGc0ld5x8gtiP d+pw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :references:in-reply-to:mime-version:dkim-signature :arc-authentication-results; bh=lJD4TWPyWhtu5Wb9c9lyHTXwBjF+RR9GLfOZnOuhWrQ=; b=ceJUPRtmAabtkF64FRsnN3LdZFe1/cHGsV+Rwy00uHVzEOozjEyJ5kuAN2S90WJrt/ O9pvWsy1y58hcv9vVL0Rqyi2BPsSfncCdBn/5Cos21rfSpgA+fubS/h9zMcZ13ZESINE GQ6uKHvhqb44+oghPIFcRWR5sQQ65Vn1O7JVZFdxs7YqHx8yc5a61u6s9v5a+a8LAhyj zGzy4+o+UhbvbWBRRqIeRi8cGB5WVj9vaQv2pjdvTEDW4t+Fszqjc6hoVvdkgNmTjcYa 4/mOQAOBzKWmtgcIeufvL73Z9NWwcQFLHNGmSRTFLxs6oLAEqBXCIcGnm5zCHm2RvaSH r8yw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=bHN5uHyC; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u11-v6si4193228pgg.683.2018.08.23.09.05.58; Thu, 23 Aug 2018 09:06:14 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=bHN5uHyC; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729086AbeHWOLV (ORCPT + 99 others); Thu, 23 Aug 2018 10:11:21 -0400 Received: from mail-it0-f67.google.com ([209.85.214.67]:55042 "EHLO mail-it0-f67.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728582AbeHWOLV (ORCPT ); Thu, 23 Aug 2018 10:11:21 -0400 Received: by mail-it0-f67.google.com with SMTP id s7-v6so6882679itb.4 for ; Thu, 23 Aug 2018 03:42:15 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=mime-version:in-reply-to:references:from:date:message-id:subject:to :cc; bh=lJD4TWPyWhtu5Wb9c9lyHTXwBjF+RR9GLfOZnOuhWrQ=; b=bHN5uHyCbJV77hijonOkIo/oqzW/d+SenL858UKpnulf+mfUIz5Zjk6qxFnoi87fyK MikC+AWnwmYd8N1OHvO3QteEZamQd+PR+NVdC184wlvMiirinFonsMUEWty2Yt0Ed4nG XeyYEw140TIByVo/mVMy4OXZ6TjGBR6r398KQ= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:in-reply-to:references:from:date :message-id:subject:to:cc; bh=lJD4TWPyWhtu5Wb9c9lyHTXwBjF+RR9GLfOZnOuhWrQ=; b=rLuyI4o2XvUqXI+gvggme48sqRAoynhhdYvadfg9wWPaB4HJ/8A16e8kq2uyHxVI2a tARI41w22ZZLDPnZ5Y5HD/hRLhpC8+xb/7PwS2s4mwmdzbigj5tueWP9T1PlpCa7hHS2 y8sMbW/4blMJNn6AqoKn/KeONZ4/V1K8nYCHU3pUA+SB/Gg00lDIy/yl0AswCsB6gqoF p7XtoETztmQE+UQwFyqFIMWZK7vO9gghAuBVjNUgNZZ1DtJgvwcValgD8ZA5gqWnBhtz N2Et5C23eIXrpmPyWTeXL2NViPBqNjLzHuTZoQRVfC2ytUKUurfzBd8TgI+v+M82Jj/x GuAw== X-Gm-Message-State: APzg51CvXpi6ej4m9xzgHl8h0jzePnJwVMhNGcJ0oF0ubjWuFvlDmHwR Mt4vHwa4RchlcDkEEF3E8cXnUj2SjAIDl7tkirUlsQ== X-Received: by 2002:a24:3fc6:: with SMTP id d189-v6mr6025418ita.64.1535020935019; Thu, 23 Aug 2018 03:42:15 -0700 (PDT) MIME-Version: 1.0 Received: by 2002:a02:2b03:0:0:0:0:0 with HTTP; Thu, 23 Aug 2018 03:42:14 -0700 (PDT) In-Reply-To: <20180823084704.GA28696@ulmo> References: <1533924522-1037-1-git-send-email-avienamo@nvidia.com> <20180823084704.GA28696@ulmo> From: Ulf Hansson Date: Thu, 23 Aug 2018 12:42:14 +0200 Message-ID: Subject: Re: [PATCH v2 00/40] Tegra SDHCI add support for HS200 and UHS signaling To: Thierry Reding Cc: Adrian Hunter , Aapo Vienamo , Rob Herring , Mark Rutland , Jonathan Hunter , Mikko Perttunen , Stefan Agner , DTML , linux-tegra@vger.kernel.org, Linux Kernel Mailing List , "linux-mmc@vger.kernel.org" Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 23 August 2018 at 10:47, Thierry Reding wrote: > On Fri, Aug 10, 2018 at 09:08:02PM +0300, Aapo Vienamo wrote: >> Hi all, >> >> This series implements support for faster signaling modes on Tegra >> SDHCI controllers. This series consist of several parts: changes >> requried for 1.8 V signaling and pad control, pad calibration, and >> tuning. Following earlies patch sets have been merged into this >> larger set: "Tegra PMC pinctrl pad configuration", "Tegra SDHCI enable >> 1.8 V signaling on Tegar210 and Tegra186", "Tegra SDHCI update the >> padautocal procedure". Also the patches for enabling SDHCI tuning >> are added. >> >> Changelog: >> v2: >> - Fix grammar in PMC device tree bindings docs >> - Remove a stray line from tegra sdhci bindings >> - Cosmetic changes to PMC pinctrl driver >> - Fix a typo in "soc/tegra: pmc: Implement >> tegra_io_pad_is_powered()" commit message >> - Declare mask and value on the same line in >> tegra_io_pad_is_powered() >> - Move the call to tegra_sdhci_is_pad_and_regulator_valid() to >> inside the if condition in tegra_sdhci_reset() >> - Use usleep_range() in tegra_sdhci_configure_cal_pad() >> - Move sdhci_writel() out of the enable if-else body in >> tegra_sdhci_configure_cal_pad() >> - Add a delay before starting polling in >> tegra_sdhci_pad_autocalib() >> - Use usleep_range() in tegra_sdhci_set_tap() >> - Rename orig_enabled to status in >> tegra_sdhci_configure_card_clk() >> - Fix if condition wrapping alignment in tegra_sdhci_set_tap() >> >> v1: >> - Probe the regulator voltage capabilities to determine whether pinctrl >> is needed in tegra_sdhci_r eset >> - Don't remove tegra_sdhci_voltage_switch() >> - Use dev_warn() in tegra_sdhci_init_pinctrl_info() >> - Don't change start_signal_voltage_switch callback if pinctrl info >> invalid >> - Only call udelay(1) on enable in tegra_sdhci_configure_cal_pad() >> - Add nvidia, prefix to pad autocal offset dt props in the example >> >> See the original patch sets for earlier changelogs. >> >> Aapo Vienamo (40): >> dt-bindings: Add Tegra PMC pad configuration bindings >> dt-bindings: mmc: tegra: Add pad voltage control properties >> dt-bindings: Add Tegra SDHCI pad pdpu offset bindings >> dt-bindings: mmc: Add Tegra SDHCI sampling trimmer values >> soc/tegra: pmc: Fix pad voltage configuration for Tegra186 >> soc/tegra: pmc: Factor out DPD register bit calculation >> soc/tegra: pmc: Implement tegra_io_pad_is_powered() >> soc/tegra: pmc: Use X macro to generate IO pad tables >> soc/tegra: pmc: Remove public pad voltage APIs >> soc/tegra: pmc: Implement pad configuration via pinctrl >> mmc: sdhci: Add a quirk to skip clearing the transfer mode register on >> tuning >> mmc: tegra: Reconfigure pad voltages during voltage switching >> mmc: tegra: Poll for calibration completion >> mmc: tegra: Set calibration pad voltage reference >> mmc: tegra: Power on the calibration pad >> mmc: tegra: Disable card clock during pad calibration >> mmc: tegra: Program pad autocal offsets from dt >> mmc: tegra: Perform pad calibration after voltage switch >> mmc: tegra: Enable pad calibration on Tegra210 and Tegra186 >> mmc: tegra: Add a workaround for tap value change glitch >> mmc: tegra: Parse default trim and tap from dt >> mmc: tegra: Configure default tap values >> mmc: tegra: Configure default trim value on reset >> mmc: tegra: Use standard SDHCI tuning on Tegra210 and Tegra186 >> mmc: sdhci: Add a quirk to disable card clock during tuning >> mmc: tegra: Enable workaround for tuning transfer mode bug >> mmc: tegra: Set SDHCI_QUIRK2_TUNE_DIS_CARD_CLK on Tegra210 >> mmc: tegra: Enable UHS and HS200 modes for Tegra210 >> mmc: tegra: Enable UHS and HS200 modes for Tegra186 >> arm64: dts: Add Tegra210 sdmmc pinctrl voltage states >> arm64: dts: Add Tegra186 sdmmc pinctrl voltage states >> arm64: dts: tegra210-p2180: Allow ldo2 to go down to 1.8 V >> arm64: dts: tegra210-p2180: Correct sdmmc4 vqmmc-supply >> arm64: dts: tegra210-p2597: Remove no-1-8-v from sdmmc1 >> arm64: dts: tegra186: Add sdmmc pad auto calibration offsets >> arm64: dts: tegra210: Add sdmmc pad auto calibration offsets >> arm64: dts: tegra210: Add SDHCI tap and trim values >> arm64: dts: tegra186: Add SDHCI tap and trim values >> arm64: dts: tegra186: Assign clocks for sdmmc1 and sdmmc4 >> arm64: dts: tegra210: Assign clocks for sdmmc1 and sdmmc4 >> >> .../bindings/arm/tegra/nvidia,tegra186-pmc.txt | 93 ++++ >> .../bindings/arm/tegra/nvidia,tegra20-pmc.txt | 103 ++++ >> .../bindings/mmc/nvidia,tegra20-sdhci.txt | 68 +++ >> arch/arm64/boot/dts/nvidia/tegra186.dtsi | 74 +++ >> arch/arm64/boot/dts/nvidia/tegra210-p2180.dtsi | 12 +- >> arch/arm64/boot/dts/nvidia/tegra210-p2597.dtsi | 1 - >> arch/arm64/boot/dts/nvidia/tegra210.dtsi | 55 ++ >> drivers/mmc/host/sdhci-tegra.c | 556 +++++++++++++++++++-- >> drivers/mmc/host/sdhci.c | 21 + >> drivers/mmc/host/sdhci.h | 4 + >> drivers/soc/tegra/pmc.c | 511 ++++++++++++++----- >> include/dt-bindings/pinctrl/pinctrl-tegra-io-pad.h | 18 + >> include/soc/tegra/pmc.h | 20 +- >> 13 files changed, 1324 insertions(+), 212 deletions(-) >> create mode 100644 include/dt-bindings/pinctrl/pinctrl-tegra-io-pad.h > > Hi Ulf, Adrian, > > I've been running some tests on this on various Tegra boards and this > all seems to work fine. I'm also pretty happy with how this turned out, > so the whole series is: > > Acked-by: Thierry Reding > > In order to get this merged, I think it'd be best for you guys to pick > up the MMC patches, since they are all independent of the rest. There is > a runtime dependency on the PMC bits for the faster modes, but things > will fallback to the status quo if those bits are not enabled. The only > dependency here is between the PMC and DTS changes, which I usually pick > up into the Tegra tree anyway, so I can sort that out there. Great, thanks for clarifying the dependency. > > Since I've already gone through the process of splitting up the series, > I can offer to rebase the MMC patches on top of v4.19-rc1 when it's out > and send a pull request for the MMC patches. That sounds convenient for me. Please also include the corresponding dt doc changes for mmc, as I am normally queuing these via my mmc tree. Although, I think it's better to wait until Adrian has given his ack for the series. > Alternatively I can further > split that branch up into two parts, one with the two patches that touch > the core and another with the remainder, if that's what you prefer. Or > you can of course feel free to apply all of the MMC patches yourselves > with my above Acked-by if you want to. > > Any thought on the above? Let's see how it goes, if there are any struggles, I don't have a problem to cherry-pick the mmc parts of the series. Kind regards Uffe