Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp2537405imm; Fri, 24 Aug 2018 00:36:44 -0700 (PDT) X-Google-Smtp-Source: ANB0Vdag7vYdsozB2pqFIi3QVx4IlwZdgTC8zHFzv3rvqXciAJQmjYevGeNzFBvhkCPpqBy7u05c X-Received: by 2002:a17:902:8ec8:: with SMTP id x8-v6mr542064plo.308.1535096204708; Fri, 24 Aug 2018 00:36:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1535096204; cv=none; d=google.com; s=arc-20160816; b=iWvJ0jaZdEFw6JdqAOfmOfHDSusaFIT6zZf6GDfj0CoZ8xx+qsJeTTPOzitofDlW7N FtosxFur9wO3NEjxnlLq3qYUk1lczeFjCzND2ZN8b2tDYRnXOhAdO5cgaCkh59St+ulF +XwjGTsdkMIGZbtapZZEB+2qzPuLVHJKfEQBY3IO//AJUdVj7ctqFOUuK44FDLKLzpFt 7rLe2BpLzga76EUeKnT/+7zefNrvVjsBdaWGho54y5ZnEUSDJ2mlQUPQXw1SRuQOfJxp hPnFCjN/+AD3n8l4bs5JCtwfvAWOFSObYohciLUlKJGQvsQmTP5ujX6eavwtCKjeTUDJ RLVQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=BmqskGYLa3ddFEPD12od7StcFiHjeq4iQnTtRoHN+Xk=; b=Gkg4NtTzO3btDqfJU1uTlHTn9Xlmaax4t7isv2WL0iTNID1DntWSSbAqsMrTK0Ol8G ttNZXJTTx2761jxPnqX2wSDnyCjlkxBuKCaeR6j4CEJ0epBWt6Tyg2KYquKYWose9bCW 3GoUnPXerrSr2WuNqeXD6FOEnFSIXg+GeVfddz2UEJFiYbEITlF0RcGf3kTTM/so7D8R hZP2SUY4H/INN4Lmp+7GwKXAtiJwQvi9QzQ1KQ24GnMUljUN8qd+O3ep3hYed7X5Hyso tfx7x20X2T8xlKyMSim1idmiJ4e5od0Y013Mxe8a+NTtseNNHv7Yd83DUO4M9/P2JNWx YuFA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 22-v6si6339196pgp.441.2018.08.24.00.36.29; Fri, 24 Aug 2018 00:36:44 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727632AbeHXLIu (ORCPT + 99 others); Fri, 24 Aug 2018 07:08:50 -0400 Received: from mail-sh2.amlogic.com ([58.32.228.45]:31486 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726471AbeHXLIr (ORCPT ); Fri, 24 Aug 2018 07:08:47 -0400 Received: from droid10.amlogic.com (10.18.11.213) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server id 15.0.1320.4; Fri, 24 Aug 2018 15:35:39 +0800 From: Hanjie Lin To: Bjorn Helgaas CC: Yue Wang , Hanjie Lin , Kevin Hilman , Rob Herring , , , , , Yixun Lan , Liang Yang , Jianxin Pan , Qiufang Dai , Jian Hu , Subject: [PATCH v2 1/2] dt-bindings: PCI: meson: add DT bindings for Amlogic Meson PCIe controller Date: Fri, 24 Aug 2018 15:36:03 +0800 Message-ID: <1535096165-45827-2-git-send-email-hanjie.lin@amlogic.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1535096165-45827-1-git-send-email-hanjie.lin@amlogic.com> References: <1535096165-45827-1-git-send-email-hanjie.lin@amlogic.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.18.11.213] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Yue Wang The Amlogic Meson PCIe host controller is based on the Synopsys DesignWare PCI core. This patch adds documentation for the DT bindings in Meson PCIe controller. Signed-off-by: Yue Wang Signed-off-by: Hanjie Lin --- .../devicetree/bindings/pci/amlogic,meson-pcie.txt | 63 ++++++++++++++++++++++ 1 file changed, 63 insertions(+) create mode 100644 Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt diff --git a/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt b/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt new file mode 100644 index 0000000..8a831d1 --- /dev/null +++ b/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt @@ -0,0 +1,63 @@ +Amlogic Meson AXG DWC PCIE SoC controller + +Amlogic Meson PCIe host controller is based on the Synopsys DesignWare PCI core. +It shares common functions with the PCIe DesignWare core driver and +inherits common properties defined in +Documentation/devicetree/bindings/pci/designware-pci.txt. + +Additional properties are described here: + +Required properties: +- compatible: + should contain "amlogic,axg-pcie" to identify the core. +- reg: + Should contain the configuration address space. +- reg-names: Must be + - "elbi" External local bus interface registers + - "cfg" Meson specific registers + - "config" PCIe configuration space +- reset-gpios: The GPIO to generate PCIe PERST# assert and deassert signal. +- clocks: Must contain an entry for each entry in clock-names. +- clock-names: Must include the following entries: + - "pclk" PCIe GEN 100M PLL clock + - "port" PCIe_x(A or B) RC clock gate + - "general" PCIe Phy clock + - "mipi" PCIe_x(A or B) 100M ref clock gate +- resets: phandle to the reset lines. +- reset-names: must contain "phy" and "peripheral" + - "port" Port A or B reset + - "apb" APB reset + +Example configuration: + + pcie: pcie@f9800000 { + compatible = "amlogic,axg-pcie", "snps,dw-pcie"; + reg = <0x0 0xf9800000 0x0 0x400000 + 0x0 0xff646000 0x0 0x2000 + 0x0 0xf9f00000 0x0 0x100000>; + reg-names = "elbi", "cfg", "config"; + reset-gpios = <&gpio GPIOX_19 GPIO_ACTIVE_HIGH>; + interrupts = ; + #interrupt-cells = <1>; + interrupt-map-mask = <0 0 0 0>; + interrupt-map = <0 0 0 0 &gic GIC_SPI 179 IRQ_TYPE_EDGE_RISING>; + bus-range = <0x0 0xff>; + #address-cells = <3>; + #size-cells = <2>; + device_type = "pci"; + phys = <&pcie_phy>; + ranges = <0x82000000 0 0 0x0 0xf9c00000 0 0x00300000>; + + clocks = <&clkc CLKID_USB + &clkc CLKID_MIPI_ENABLE + &clkc CLKID_PCIE_A + &clkc CLKID_PCIE_CML_EN0>; + clock-names = "general", + "mipi", + "pclk", + "port"; + resets = <&reset RESET_PCIE_A>, + <&reset RESET_PCIE_APB>; + reset-names = "port", + "apb"; + }; -- 2.7.4