Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp5665152imm; Mon, 27 Aug 2018 01:56:27 -0700 (PDT) X-Google-Smtp-Source: ANB0Vdb0P562CQiow8+I9v364/MB59pyDQIvwuoiF1xxM0voNiEB5EvNodyEYzsAGWaVMfQMTAPN X-Received: by 2002:a17:902:b78a:: with SMTP id e10-v6mr12470004pls.79.1535360187680; Mon, 27 Aug 2018 01:56:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1535360187; cv=none; d=google.com; s=arc-20160816; b=R2I5rek0AQyiUUe/FVcpviTQsH5GfwbYM6+7vzPL08bbN9q2/88uoeoWWlwyPkXjG8 qWsFqByX1PDr93f50nBytq5A9ETbx5587PWziOMjLCj9VQpmF8LmVb9aT7rL3ZNJcwEm nRpbBGjlu572zq3TW95/6fHqreBjcYt4KVP2Il8Fb9zlqaB7YTSjPX1gJpwUoqshQ6/w la947lwkIh26PHcslvdpsP8h/juScI3sml5tIySUW9KdLQkM+gjaeAdvmrLxVO507h+z hB+Ak9e1pJAqDHi9vNg6PIksv29nVSn/FBJrOJ4gIvlmIEKFYbX2Dgxgonmg3vtBdIGK J0Ig== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:arc-authentication-results; bh=fzRbbjh5sEOY0SN0Chcz6xuH5CQ3RpZxZmdignqysK0=; b=kGQbsFcm3YYml2quuGHq/Qa+ENEGL3R33DNanvRWPwoTVwaCdaOaVlBiQnuqrP/gaQ Ugz19sD2dm38vRz8AAPb5YQ4Po6y3ZNhyzYtkBneevMz0pUWXlTLCQyN6IH4NkUKTWnu oMonNVv92bnohe216IgucdPpyWStUWcyLbxzFKIxv6GmMqnBVmpIJPGwjAVSbJ0X73U9 JgSTl1j4lYKK60Mj3iRvZFEC9XzfooHlTs/uSn+FdKy5NLGj2zfCCr0rZUeGWiwhIrqs J1GhHs0UUuXautd68zgcPIctUV/AnAUutM12jiahy862lZBCKQllNKRs09dKJF0GlZRo 5mbA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x195-v6si15880887pfd.124.2018.08.27.01.56.12; Mon, 27 Aug 2018 01:56:27 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726900AbeH0Mku (ORCPT + 99 others); Mon, 27 Aug 2018 08:40:50 -0400 Received: from mail-sh2.amlogic.com ([58.32.228.45]:55062 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726785AbeH0Mku (ORCPT ); Mon, 27 Aug 2018 08:40:50 -0400 Received: from [10.18.16.3] (10.18.16.3) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server (TLS) id 15.0.1320.4; Mon, 27 Aug 2018 16:55:21 +0800 Subject: Re: [PATCH v2 1/2] dt-bindings: PCI: meson: add DT bindings for Amlogic Meson PCIe controller To: Jerome Brunet , Bjorn Helgaas CC: Yue Wang , Kevin Hilman , Rob Herring , , , , , Yixun Lan , Liang Yang , Jianxin Pan , Qiufang Dai , Jian Hu , References: <1535096165-45827-1-git-send-email-hanjie.lin@amlogic.com> <1535096165-45827-2-git-send-email-hanjie.lin@amlogic.com> <8c48964151d24758298ba935da336c0829e2b287.camel@baylibre.com> From: Hanjie Lin Message-ID: <11d7547b-feb4-6ecb-cef3-db46ce8ee2ef@amlogic.com> Date: Mon, 27 Aug 2018 16:55:20 +0800 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:52.0) Gecko/20100101 Thunderbird/52.9.1 MIME-Version: 1.0 In-Reply-To: <8c48964151d24758298ba935da336c0829e2b287.camel@baylibre.com> Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit X-Originating-IP: [10.18.16.3] X-ClientProxiedBy: mail-sh2.amlogic.com (10.18.11.6) To mail-sh2.amlogic.com (10.18.11.6) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2018/8/24 16:22, Jerome Brunet wrote: > On Fri, 2018-08-24 at 15:36 +0800, Hanjie Lin wrote: >> From: Yue Wang >> >> The Amlogic Meson PCIe host controller is based on the Synopsys DesignWare >> PCI core. This patch adds documentation for the DT bindings in Meson PCIe >> controller. >> >> Signed-off-by: Yue Wang >> Signed-off-by: Hanjie Lin >> --- >> .../devicetree/bindings/pci/amlogic,meson-pcie.txt | 63 ++++++++++++++++++++++ >> 1 file changed, 63 insertions(+) >> create mode 100644 Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt >> >> diff --git a/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt b/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt >> new file mode 100644 >> index 0000000..8a831d1 >> --- /dev/null >> +++ b/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt >> @@ -0,0 +1,63 @@ >> +Amlogic Meson AXG DWC PCIE SoC controller >> + >> +Amlogic Meson PCIe host controller is based on the Synopsys DesignWare PCI core. >> +It shares common functions with the PCIe DesignWare core driver and >> +inherits common properties defined in >> +Documentation/devicetree/bindings/pci/designware-pci.txt. >> + >> +Additional properties are described here: >> + >> +Required properties: >> +- compatible: >> + should contain "amlogic,axg-pcie" to identify the core. >> +- reg: >> + Should contain the configuration address space. >> +- reg-names: Must be >> + - "elbi" External local bus interface registers >> + - "cfg" Meson specific registers >> + - "config" PCIe configuration space >> +- reset-gpios: The GPIO to generate PCIe PERST# assert and deassert signal. >> +- clocks: Must contain an entry for each entry in clock-names. >> +- clock-names: Must include the following entries: >> + - "pclk" PCIe GEN 100M PLL clock >> + - "port" PCIe_x(A or B) RC clock gate >> + - "general" PCIe Phy clock >> + - "mipi" PCIe_x(A or B) 100M ref clock gate >> +- resets: phandle to the reset lines. >> +- reset-names: must contain "phy" and "peripheral" >> + - "port" Port A or B reset >> + - "apb" APB reset > > The above description is not coherent (phy <=> port) > Yes, this should be port and apb here. We'll integrate phy driver into ctrl driver, and move phy reset to here also. >> + >> +Example configuration: >> + >> + pcie: pcie@f9800000 { >> + compatible = "amlogic,axg-pcie", "snps,dw-pcie"; >> + reg = <0x0 0xf9800000 0x0 0x400000 >> + 0x0 0xff646000 0x0 0x2000 >> + 0x0 0xf9f00000 0x0 0x100000>; >> + reg-names = "elbi", "cfg", "config"; >> + reset-gpios = <&gpio GPIOX_19 GPIO_ACTIVE_HIGH>; >> + interrupts = ; >> + #interrupt-cells = <1>; >> + interrupt-map-mask = <0 0 0 0>; >> + interrupt-map = <0 0 0 0 &gic GIC_SPI 179 IRQ_TYPE_EDGE_RISING>; >> + bus-range = <0x0 0xff>; >> + #address-cells = <3>; >> + #size-cells = <2>; >> + device_type = "pci"; > > Not described above - is it even used ? > It's necessary, specified in designware-pcie.txt: - device_type: Usage: required Value type: Definition: Should be "pci". >> + phys = <&pcie_phy>; > > Not documented and not necessary. Please remove this. > We'll remove phy driver and this also. >> + ranges = <0x82000000 0 0 0x0 0xf9c00000 0 0x00300000>; >> + >> + clocks = <&clkc CLKID_USB >> + &clkc CLKID_MIPI_ENABLE >> + &clkc CLKID_PCIE_A >> + &clkc CLKID_PCIE_CML_EN0>; >> + clock-names = "general", >> + "mipi", >> + "pclk", >> + "port"; >> + resets = <&reset RESET_PCIE_A>, >> + <&reset RESET_PCIE_APB>; >> + reset-names = "port", >> + "apb"; >> + }; > > > . >