Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp6229166imm; Mon, 27 Aug 2018 11:57:40 -0700 (PDT) X-Google-Smtp-Source: ANB0VdYDlhIxUAOVQp2DG1oklTTDFYibJ9dgjaLiffknCHou5uMpiWgUd5uVs5cR7lfqAVhebFPo X-Received: by 2002:a17:902:7b97:: with SMTP id w23-v6mr14262264pll.66.1535396260810; Mon, 27 Aug 2018 11:57:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1535396260; cv=none; d=google.com; s=arc-20160816; b=kBSyM+nysJTDOhksmqcPUYSANufQ0IXAG+Y1B4ZeQWFIgjaJtyn8931WpCfBVuZ14p 6J/9X/Oj3hd1NpkBjOEpubzV6aGFs3PH7WFdVfiTuPa3Ed7aeUYaX2IDIzuDNLLk+j2c M2ZJYXsEJ7p+4u4LJbnazHLqxlU7GB8jy7zNu92pKFMkL2tpN6Unm5Ge5EBCCc8z8ct8 1vi74YLoI7Tdg8Pqdl6BbghRofZLu977pWnsCs/VFNkNR03RUwIPH0KJ1CEqWobyN1Rq azsOePQUuO2PRfiTQS77kWPz/rspYrwD61NUrbOYRB2cmuV/w3rmoRjfZGVlEPXwrTdK oZpA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=jY0gZuf5zxsHtt/5hracHtmPF5kBgIoqmmJVorygr0s=; b=n2yPHhcfrB+vxUVttIJl0h45f777pbr6PipLg3u8uoQ0wwGaTzwXQxRUHjX8OZ7gc1 cvKoxPlqYtVrZspniQQR7V/5CxcT6SZYxY1u3Rks2oAuzd6DgnTjuo0J9EbL2+NvFgfu lbQ7JjmsAPf2YjIDAKKQxhBo05SqYC2HhmZpnl0Sqjw/Z+OOwzL6C/vYlDnH1n8ku624 wu59JcJHH75jwrjJDRcgC7JhQY0Eq+P6ihz9A545CrOiE5IBqSP2eOjB4K6qStVJaI4s T3AFuD6a6MttS3tUlY0Jby0Dk2LMFwkJ8SMthCogS+V0VDT1dWII45nyHCt1ycULoccq MkJQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b16-v6si5924pgg.342.2018.08.27.11.57.25; Mon, 27 Aug 2018 11:57:40 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727459AbeH0Wnm (ORCPT + 99 others); Mon, 27 Aug 2018 18:43:42 -0400 Received: from mga04.intel.com ([192.55.52.120]:64550 "EHLO mga04.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726826AbeH0Wnm (ORCPT ); Mon, 27 Aug 2018 18:43:42 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga004.jf.intel.com ([10.7.209.38]) by fmsmga104.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 27 Aug 2018 11:55:53 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.53,296,1531810800"; d="scan'208";a="228079251" Received: from nitikasi-mobl.ger.corp.intel.com (HELO localhost) ([10.249.36.186]) by orsmga004.jf.intel.com with ESMTP; 27 Aug 2018 11:55:47 -0700 From: Jarkko Sakkinen To: x86@kernel.org, platform-driver-x86@vger.kernel.org Cc: dave.hansen@intel.com, sean.j.christopherson@intel.com, nhorman@redhat.com, npmccallum@redhat.com, linux-sgx@vger.kernel.org, Kai Huang , Jarkko Sakkinen , Thomas Gleixner , Ingo Molnar , "H. Peter Anvin" , Borislav Petkov , Konrad Rzeszutek Wilk , David Woodhouse , linux-kernel@vger.kernel.org (open list:X86 ARCHITECTURE (32-BIT AND 64-BIT)) Subject: [PATCH v13 02/13] x86/cpufeature: Add SGX and SGX_LC CPU features Date: Mon, 27 Aug 2018 21:53:23 +0300 Message-Id: <20180827185507.17087-3-jarkko.sakkinen@linux.intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20180827185507.17087-1-jarkko.sakkinen@linux.intel.com> References: <20180827185507.17087-1-jarkko.sakkinen@linux.intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Kai Huang Add X86_FEATURE_SGX and X86_FEATURE_SGX_LC that define the bits determining whether the CPU supports SGX and user launch configuration i.e. using a custom root key rather the Intel proprietary key for enclave signing. Signed-off-by: Kai Huang Signed-off-by: Jarkko Sakkinen --- arch/x86/include/asm/cpufeatures.h | 2 ++ 1 file changed, 2 insertions(+) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index 89a048c2faec..7bb647f57d42 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -236,6 +236,7 @@ /* Intel-defined CPU features, CPUID level 0x00000007:0 (EBX), word 9 */ #define X86_FEATURE_FSGSBASE ( 9*32+ 0) /* RDFSBASE, WRFSBASE, RDGSBASE, WRGSBASE instructions*/ #define X86_FEATURE_TSC_ADJUST ( 9*32+ 1) /* TSC adjustment MSR 0x3B */ +#define X86_FEATURE_SGX ( 9*32+ 2) /* Software Guard Extensions */ #define X86_FEATURE_BMI1 ( 9*32+ 3) /* 1st group bit manipulation extensions */ #define X86_FEATURE_HLE ( 9*32+ 4) /* Hardware Lock Elision */ #define X86_FEATURE_AVX2 ( 9*32+ 5) /* AVX2 instructions */ @@ -331,6 +332,7 @@ #define X86_FEATURE_LA57 (16*32+16) /* 5-level page tables */ #define X86_FEATURE_RDPID (16*32+22) /* RDPID instruction */ #define X86_FEATURE_CLDEMOTE (16*32+25) /* CLDEMOTE instruction */ +#define X86_FEATURE_SGX_LC (16*32+30) /* supports SGX launch configuration */ /* AMD-defined CPU features, CPUID level 0x80000007 (EBX), word 17 */ #define X86_FEATURE_OVERFLOW_RECOV (17*32+ 0) /* MCA overflow recovery support */ -- 2.17.1