Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp6229949imm; Mon, 27 Aug 2018 11:58:37 -0700 (PDT) X-Google-Smtp-Source: ANB0VdZd9JO5lQT61x7iutAzUgPd4hT671mOP5S04fJ2+8oN9M3BG4OiGqQ2v0FcTSrlzJW0UBQG X-Received: by 2002:a63:ce43:: with SMTP id r3-v6mr13567499pgi.439.1535396317684; Mon, 27 Aug 2018 11:58:37 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1535396317; cv=none; d=google.com; s=arc-20160816; b=WzHS5XU/7toc8yk2KrhECub0K0cbz1PL957v3ItFfKOkz9HXaFcN7uIFUMcdPtFZRR JO9Ur9QqOzzmdebNJ2c57F1rjhiBOtM5/IzXrIgPb5DNa9Fw2KXxJeeViDfu8b2UzKqn SUsY6Nt/ZSJi9PN96S63ENO4YLNgAPxQM5vfyAk3kH1DsOuUbRFiQnRgFU+kBNkvLl0N Cog6i3KCHuYRKxf7RRUnNtsUDA2sWVBnM+PAmAZ5VS01lM3EDbzflPYeuM+YFupc0e0D ou6U62SLbnTvB8QG+fj1wo0dZXK1+yXT3hx+PcEHjjeX3jSGp9h8A7WAcw1HTKXq+33a 2JMg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=uTrcrN4RRQO6gRLGMbgZFmfSeXw12KykCSLal3/b00w=; b=v1L/dEL2nfh6FgNQhbtyvrcwgRLRzViyEHts56Qr6UPmmisFEZkPwZS/Yn8Coh97ZA Q+LAhmAohMouhwMeMshIOsXpQ5DN3VM7OS6cdt2EIfzWCGsunOIRzo/oHfX+lgqpJdrG JmANMGPKhYoUQZUymafD9Aju/9EPrYcovbRAX6Y9f3RuwHSimz7KYG8Td9scVQn9xJq2 oqe5OOKKOaiYgHwRNPpcpLih05DFxG8nlN8pV7vLOl4c/r4yLqGLz3Azv7POXPzTNFvY Sr71rTNtmme0wEnWDRKoHRFOExGsqpJi9sSqOU9VIC0mo/b1TSg+b+w+uZrR0K1Qu0W+ 2IJw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e1-v6si15868470pli.469.2018.08.27.11.58.22; Mon, 27 Aug 2018 11:58:37 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727540AbeH0Wod (ORCPT + 99 others); Mon, 27 Aug 2018 18:44:33 -0400 Received: from mga06.intel.com ([134.134.136.31]:12776 "EHLO mga06.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727077AbeH0Woc (ORCPT ); Mon, 27 Aug 2018 18:44:32 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga006.jf.intel.com ([10.7.209.51]) by orsmga104.jf.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 27 Aug 2018 11:56:43 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.53,296,1531810800"; d="scan'208";a="69524562" Received: from nitikasi-mobl.ger.corp.intel.com (HELO localhost) ([10.249.36.186]) by orsmga006.jf.intel.com with ESMTP; 27 Aug 2018 11:56:26 -0700 From: Jarkko Sakkinen To: x86@kernel.org, platform-driver-x86@vger.kernel.org Cc: dave.hansen@intel.com, sean.j.christopherson@intel.com, nhorman@redhat.com, npmccallum@redhat.com, linux-sgx@vger.kernel.org, Haim Cohen , Jarkko Sakkinen , Thomas Gleixner , Ingo Molnar , "H. Peter Anvin" , Borislav Petkov , Konrad Rzeszutek Wilk , Tom Lendacky , Paolo Bonzini , David Woodhouse , Greg Kroah-Hartman , Janakarajan Natarajan , Matt Turner , Andy Lutomirski , linux-kernel@vger.kernel.org (open list:X86 ARCHITECTURE (32-BIT AND 64-BIT)) Subject: [PATCH v13 05/13] x86/msr: Add SGX definitions to msr-index.h Date: Mon, 27 Aug 2018 21:53:26 +0300 Message-Id: <20180827185507.17087-6-jarkko.sakkinen@linux.intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20180827185507.17087-1-jarkko.sakkinen@linux.intel.com> References: <20180827185507.17087-1-jarkko.sakkinen@linux.intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Sean Christopherson ENCLS and ENCLU are usable if and only if SGX_ENABLE is set and After SGX is activated the IA32_SGXLEPUBKEYHASHn MSRs are writable if SGX_LC_WR is set and the feature control is locked. SGX related bits in IA32_FEATURE_CONTROL cannot be set before SGX is activated by the pre-boot firmware. SGX activation is triggered by setting bit 0 in the MSR 0x7a. Until SGX is activated, the LE hash MSRs are writable to allow pre-boot firmware to lock down the LE root key with a non-Intel value. Signed-off-by: Sean Christopherson Co-developed-by: Haim Cohen Signed-off-by: Haim Cohen Signed-off-by: Jarkko Sakkinen --- arch/x86/include/asm/msr-index.h | 8 ++++++++ arch/x86/kernel/cpu/common.c | 8 ++++---- 2 files changed, 12 insertions(+), 4 deletions(-) diff --git a/arch/x86/include/asm/msr-index.h b/arch/x86/include/asm/msr-index.h index 4731f0cf97c5..44d7b68e7f52 100644 --- a/arch/x86/include/asm/msr-index.h +++ b/arch/x86/include/asm/msr-index.h @@ -486,6 +486,8 @@ #define FEATURE_CONTROL_LOCKED (1<<0) #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1) #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) +#define FEATURE_CONTROL_SGX_ENABLE (1<<18) +#define FEATURE_CONTROL_SGX_LE_WR (1<<17) #define FEATURE_CONTROL_LMCE (1<<20) #define MSR_IA32_APICBASE 0x0000001b @@ -552,6 +554,12 @@ #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1) #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24) +/* Intel SGX MSRs */ +#define MSR_IA32_SGXLEPUBKEYHASH0 0x0000008C +#define MSR_IA32_SGXLEPUBKEYHASH1 0x0000008D +#define MSR_IA32_SGXLEPUBKEYHASH2 0x0000008E +#define MSR_IA32_SGXLEPUBKEYHASH3 0x0000008F + /* Thermal Thresholds Support */ #define THERM_INT_THRESHOLD0_ENABLE (1 << 15) #define THERM_SHIFT_THRESHOLD0 8 diff --git a/arch/x86/kernel/cpu/common.c b/arch/x86/kernel/cpu/common.c index 211c76322ddf..282ceef992b0 100644 --- a/arch/x86/kernel/cpu/common.c +++ b/arch/x86/kernel/cpu/common.c @@ -52,6 +52,7 @@ #include #include #include +#include #ifdef CONFIG_X86_LOCAL_APIC #include @@ -866,10 +867,9 @@ void get_cpu_cap(struct cpuinfo_x86 *c) } } - /* Intel SGX features: level 0x00000012 */ - if (c->cpuid_level >= 0x00000012) { - cpuid(0x00000012, &eax, &ebx, &ecx, &edx); - + /* Intel SGX features */ + if (c->cpuid_level >= SGX_CPUID) { + cpuid(SGX_CPUID, &eax, &ebx, &ecx, &edx); c->x86_capability[CPUID_12_EAX] = eax; } -- 2.17.1