Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp233694imm; Tue, 28 Aug 2018 21:37:25 -0700 (PDT) X-Google-Smtp-Source: ANB0VdaLCWhWG4Vml+gAMRzTp28dryzKBsGitpB2bYLaI6cyutY8D2TXSu13kMjdYcYQnxP7syFu X-Received: by 2002:a63:e355:: with SMTP id o21-v6mr4248059pgj.251.1535517445183; Tue, 28 Aug 2018 21:37:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1535517445; cv=none; d=google.com; s=arc-20160816; b=trAkhzP+Jz2tCYHVDmohNBNWCCA+51JBEm3iJx/S0bClGf/kZXSvYqHaMdJRWN3ckv U83ZZW0f60CZdW0UDI13OKJ/kxOroZ5DyFfss0MA/MkgC8qUUF6DnC2ZbXtch5f1rh2k lBVxdDqbdCzDg180uSHJHd50tCrKtjI16FU2Nt0wynjb+qCoOCXAI43pWfHWZ132bvvr +27GP3u8j8OPkl2Hy2NhRdfyTrdc9yo3oamEjPN5gnBitt4a8k20fUZvEC+j3R1wRkna kffjrHAlixe7yXzKO7zoYMpE0+dsNBoIiKhMQxPkxEAPzdlrgQBTdKCL4WBoe1waCtek 7CKA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=InGPtGq4CMqduPArO6/Uu8qVRde5Klouha/EV+oiJs4=; b=OLeZEFG32N9WRd0BhVAfxVqUDdvoFkgMp/FOe65lBg0tUGPJYrY6QXnKVtzVxrqSIg jdpehbnOMng4r/AvoGlAARLCgjFRJT5XeLZClB4BMbfoWLi/WsqYyxtzKBd7CpagwRD3 l7hU7WImT6t3bhjOa3msmCYHUn5csDLDV4aJ4StYOinSqRCDEzZWkoP/4zFQUJy3DSZ5 +zp05VcACR13uqta099/1BiWL/gcetbNIBI6TfJ3rt/RK8UDR27GGQCpQLq2SkUo40Hb dIrSfGeuz05xRw0PVIxd9cPbeXuGFalNlPv8hSny5ULgsdPMy77PyDX0beDxMVgix/hq 078g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=d2FIdpUy; dkim=pass header.i=@codeaurora.org header.s=default header.b=ATGOR33l; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d66-v6si2955845pfa.186.2018.08.28.21.37.09; Tue, 28 Aug 2018 21:37:25 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=d2FIdpUy; dkim=pass header.i=@codeaurora.org header.s=default header.b=ATGOR33l; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727395AbeH2IbD (ORCPT + 99 others); Wed, 29 Aug 2018 04:31:03 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:36468 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726857AbeH2IbD (ORCPT ); Wed, 29 Aug 2018 04:31:03 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 84A3D6053D; Wed, 29 Aug 2018 04:36:04 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1535517364; bh=qP8uFB7RKo2aAtnztXAeNtlTXpCmmcS5RwQh6oBcr80=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=d2FIdpUyyFX8DaMqIv4QDUyHNK45etz9N9QdABe2lP1iuwspQboOGW3ssIsGzvfpN lcTDNxJfZK2V8YG2H+/B306F29f6NmaW1kP4Y8EUz2Qn1a+hMxpJ7n75FSePXVmOH2 lr3Wc/7V9NY5lL688CS4mRKp27/v5Ptq7NK/AMa4= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from sayalil-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: sayalil@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 7AF516053B; Wed, 29 Aug 2018 04:35:58 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1535517363; bh=qP8uFB7RKo2aAtnztXAeNtlTXpCmmcS5RwQh6oBcr80=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=ATGOR33loHjbBHiY5hGSexsmKuez0E5UMWfc+84UwJjzhQofywpI/mvgp7fwSjVD7 9vdMK9xxuXFmf1lRGDlxJ92J1h/3u3sxqiN7ZQzOWtHNFIu0+OIBOGsjPK7YujQu1/ tPZDJ1V6kl0bBlZZG3oO7T/dNajRWKwUnHdAjr0o= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 7AF516053B Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=sayalil@codeaurora.org From: Sayali Lokhande To: subhashj@codeaurora.org, cang@codeaurora.org, vivek.gautam@codeaurora.org, rnayak@codeaurora.org, vinholikatti@gmail.com, jejb@linux.vnet.ibm.com, martin.petersen@oracle.com, asutoshd@codeaurora.org, evgreen@chromium.org, riteshh@codeaurora.org Cc: stummala@codeaurora.org, adrian.hunter@intel.com, linux-scsi@vger.kernel.org, Sayali Lokhande , linux-kernel@vger.kernel.org (open list) Subject: [PATCH V11 1/2] scsi: ufs: set the device reference clock setting Date: Wed, 29 Aug 2018 10:05:37 +0530 Message-Id: <1535517338-26077-2-git-send-email-sayalil@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1535517338-26077-1-git-send-email-sayalil@codeaurora.org> References: <1535517338-26077-1-git-send-email-sayalil@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Subhash Jadavani UFS host supplies the reference clock to UFS device and UFS device specification allows host to provide one of the 4 frequencies (19.2 MHz, 26 MHz, 38.4 MHz, 52 MHz) for reference clock. Host should set the device reference clock frequency setting in the device based on what frequency it is supplying to UFS device. Signed-off-by: Subhash Jadavani Signed-off-by: Can Guo Signed-off-by: Sayali Lokhande --- drivers/scsi/ufs/ufs.h | 14 +++++++ drivers/scsi/ufs/ufshcd-pltfrm.c | 2 + drivers/scsi/ufs/ufshcd.c | 90 ++++++++++++++++++++++++++++++++++++++++ drivers/scsi/ufs/ufshcd.h | 2 + 4 files changed, 108 insertions(+) diff --git a/drivers/scsi/ufs/ufs.h b/drivers/scsi/ufs/ufs.h index 14e5bf7..a2e76b1 100644 --- a/drivers/scsi/ufs/ufs.h +++ b/drivers/scsi/ufs/ufs.h @@ -378,6 +378,20 @@ enum query_opcode { UPIU_QUERY_OPCODE_TOGGLE_FLAG = 0x8, }; +/* bRefClkFreq attribute values */ +enum ufs_ref_clk_freq { + REF_CLK_FREQ_19_2_MHZ = 0, + REF_CLK_FREQ_26_MHZ = 1, + REF_CLK_FREQ_38_4_MHZ = 2, + REF_CLK_FREQ_52_MHZ = 3, + REF_CLK_FREQ_INVAL = -1, +}; + +struct ufs_ref_clk { + u32 freq_hz; + enum ufs_ref_clk_freq val; +}; + /* Query response result code */ enum { QUERY_RESULT_SUCCESS = 0x00, diff --git a/drivers/scsi/ufs/ufshcd-pltfrm.c b/drivers/scsi/ufs/ufshcd-pltfrm.c index e82bde0..0953563 100644 --- a/drivers/scsi/ufs/ufshcd-pltfrm.c +++ b/drivers/scsi/ufs/ufshcd-pltfrm.c @@ -343,6 +343,8 @@ int ufshcd_pltfrm_init(struct platform_device *pdev, pm_runtime_set_active(&pdev->dev); pm_runtime_enable(&pdev->dev); + ufshcd_parse_dev_ref_clk_freq(hba); + ufshcd_init_lanes_per_dir(hba); err = ufshcd_init(hba, mmio_base, irq); diff --git a/drivers/scsi/ufs/ufshcd.c b/drivers/scsi/ufs/ufshcd.c index c5b1bf1..e01cdc0 100644 --- a/drivers/scsi/ufs/ufshcd.c +++ b/drivers/scsi/ufs/ufshcd.c @@ -6296,6 +6296,89 @@ static void ufshcd_def_desc_sizes(struct ufs_hba *hba) hba->desc_size.hlth_desc = QUERY_DESC_HEALTH_DEF_SIZE; } +static struct ufs_ref_clk ufs_ref_clk_freqs[] = { + {19200000, REF_CLK_FREQ_19_2_MHZ}, + {26000000, REF_CLK_FREQ_26_MHZ}, + {38400000, REF_CLK_FREQ_38_4_MHZ}, + {52000000, REF_CLK_FREQ_52_MHZ}, + {0, REF_CLK_FREQ_INVAL}, +}; + +static inline enum ufs_ref_clk_freq +ufs_get_bref_clk_from_hz(u32 freq) +{ + int i = 0; + + while (ufs_ref_clk_freqs[i].freq_hz != freq) { + if (!ufs_ref_clk_freqs[i].freq_hz) + return REF_CLK_FREQ_INVAL; + i++; + } + + return ufs_ref_clk_freqs[i].val; +} + +void ufshcd_parse_dev_ref_clk_freq(struct ufs_hba *hba) +{ + struct device *dev = hba->dev; + struct device_node *np = dev->of_node; + struct clk *refclk = NULL; + u32 freq = 0; + + if (!np) + return; + + refclk = of_clk_get_by_name(np, "ref_clk"); + if (!refclk) + return; + + freq = clk_get_rate(refclk); + + hba->dev_ref_clk_freq = + ufs_get_bref_clk_from_hz(freq); + + if (hba->dev_ref_clk_freq == REF_CLK_FREQ_INVAL) + dev_err(hba->dev, + "%s: invalid ref_clk setting = %d\n", + __func__, freq); +} + +static int ufshcd_set_dev_ref_clk(struct ufs_hba *hba) +{ + int err, ref_clk = -1; + u32 freq = hba->dev_ref_clk_freq; + + err = ufshcd_query_attr_retry(hba, UPIU_QUERY_OPCODE_READ_ATTR, + QUERY_ATTR_IDN_REF_CLK_FREQ, 0, 0, &ref_clk); + + if (err) { + dev_err(hba->dev, "%s: failed reading bRefClkFreq. err = %d\n", + __func__, err); + goto out; + } + + if (ref_clk == hba->dev_ref_clk_freq) + goto out; /* nothing to update */ + + err = ufshcd_query_attr_retry(hba, UPIU_QUERY_OPCODE_WRITE_ATTR, + QUERY_ATTR_IDN_REF_CLK_FREQ, 0, 0, &freq); + + if (err) { + dev_err(hba->dev, "%s: bRefClkFreq setting to %u Hz failed\n", + __func__, ufs_ref_clk_freqs[freq].freq_hz); + goto out; + } + /* + * It is good to print this out here to debug any later failures + * related to gear switch. + */ + dev_dbg(hba->dev, "%s: bRefClkFreq setting to %u Hz succeeded\n", + __func__, ufs_ref_clk_freqs[freq].freq_hz); + +out: + return err; +} + /** * ufshcd_probe_hba - probe hba to detect device and initialize * @hba: per-adapter instance @@ -6361,6 +6444,12 @@ static int ufshcd_probe_hba(struct ufs_hba *hba) "%s: Failed getting max supported power mode\n", __func__); } else { + /* + * Set the right value to bRefClkFreq before attempting to + * switch to HS gears. + */ + if (hba->dev_ref_clk_freq != REF_CLK_FREQ_INVAL) + ufshcd_set_dev_ref_clk(hba); ret = ufshcd_config_pwr_mode(hba, &hba->max_pwr_info.info); if (ret) { dev_err(hba->dev, "%s: Failed setting power mode, err = %d\n", @@ -7690,6 +7779,7 @@ int ufshcd_alloc_host(struct device *dev, struct ufs_hba **hba_handle) hba->host = host; hba->dev = dev; *hba_handle = hba; + hba->dev_ref_clk_freq = REF_CLK_FREQ_INVAL; INIT_LIST_HEAD(&hba->clk_list_head); diff --git a/drivers/scsi/ufs/ufshcd.h b/drivers/scsi/ufs/ufshcd.h index 8110dcd..45013b6 100644 --- a/drivers/scsi/ufs/ufshcd.h +++ b/drivers/scsi/ufs/ufshcd.h @@ -548,6 +548,7 @@ struct ufs_hba { void *priv; unsigned int irq; bool is_irq_enabled; + enum ufs_ref_clk_freq dev_ref_clk_freq; /* Interrupt aggregation support is broken */ #define UFSHCD_QUIRK_BROKEN_INTR_AGGR 0x1 @@ -746,6 +747,7 @@ static inline void ufshcd_rmwl(struct ufs_hba *hba, u32 mask, u32 val, u32 reg) int ufshcd_wait_for_register(struct ufs_hba *hba, u32 reg, u32 mask, u32 val, unsigned long interval_us, unsigned long timeout_ms, bool can_sleep); +void ufshcd_parse_dev_ref_clk_freq(struct ufs_hba *hba); static inline void check_upiu_size(void) { -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project