Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp373297imm; Thu, 30 Aug 2018 00:39:05 -0700 (PDT) X-Google-Smtp-Source: ANB0VdYm+5aHF5oIeGdR5wM0XPNaSw5bj7BS/t4DPK5xb81R45u3/GQzT83jj2pvEAaJgr6nG+Pj X-Received: by 2002:a17:902:8605:: with SMTP id f5-v6mr8857647plo.271.1535614744960; Thu, 30 Aug 2018 00:39:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1535614744; cv=none; d=google.com; s=arc-20160816; b=dIUgJ5MUkORDcf5349DPOm96Mn5YfF8mNqbNAfoShTYuZU0BcSQBywR4Q9rDqdJD8l BU3y2tl+lQGRKP7tO41i2N7tznsRxN74WhuDk6Npar1EGdZJmlKhyQ4wVBb0/ZnG5scr mNc5TeRyW7jVJKWIctQC5U7aUwYV1nu6UqzqKPk9Q/WHCyHl/l17t5Wf9izodoOtN0Q/ V+mk9anyHI7u/HoTlbGh8sBGMg2XpPA1YAG1hIJt8ggTByuF6sU3BNg3oFR4Ty53lRIA +zYmlgZkzZfpcRjInGXOmcRCUKksqVWHDeSId4iNwXamqsqKEzIoEh6R9Eh9Oz5X7m/L sMfQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:arc-authentication-results; bh=0d2ZgPKEpDvc4OaLNRU7n36lTXmASx0Qel8FFvz8vnw=; b=DWTxFliI5oeZos2ivm+Ub/d87iY9EfsRdk+cmgz1g4IVqiZdQ3uqvuLs2TGUcQkm7c qR67l8rsDuIX8iaW9mkNkoVMk8rINllpKFhA7vUc6StT+UFuQYbR2P5EYv4N1Fxck38C s4XOkBoFCWFSfs7/MQr1FLqBuUrpBBy2L1dEktGgX6B+WzoICnPbREDkOwREpdvrXGH1 QMR6ifTLc01OkVrdRnYzjeeMLXAiR4iDJEDJMb/NMJ3cVyAFaewLVFxeKQ7R0Zokvk/2 e+zgCtMmbZdGJo9rwoFJbxcgqOF6l6G2NHcK6h+sIXEQyCpecm6DM2uCs9rD8YswIAM4 BsIw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l63-v6si5895926plb.106.2018.08.30.00.38.50; Thu, 30 Aug 2018 00:39:04 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727800AbeH3LiT (ORCPT + 99 others); Thu, 30 Aug 2018 07:38:19 -0400 Received: from mail-sh2.amlogic.com ([58.32.228.45]:16601 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727098AbeH3LiT (ORCPT ); Thu, 30 Aug 2018 07:38:19 -0400 Received: from [10.18.16.3] (10.18.16.3) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server (TLS) id 15.0.1320.4; Thu, 30 Aug 2018 15:37:37 +0800 Subject: Re: [PATCH v2 1/2] dt-bindings: PCI: meson: add DT bindings for Amlogic Meson PCIe controller To: Rob Herring CC: Jerome Brunet , Bjorn Helgaas , Yue Wang , Kevin Hilman , , , , , Yixun Lan , Liang Yang , Jianxin Pan , Qiufang Dai , Jian Hu , References: <1535096165-45827-1-git-send-email-hanjie.lin@amlogic.com> <1535096165-45827-2-git-send-email-hanjie.lin@amlogic.com> <8c48964151d24758298ba935da336c0829e2b287.camel@baylibre.com> <11d7547b-feb4-6ecb-cef3-db46ce8ee2ef@amlogic.com> <20180829004122.GA25928@bogus> From: Hanjie Lin Message-ID: <84d5399c-67d4-f8a4-3613-00d91f21292f@amlogic.com> Date: Thu, 30 Aug 2018 15:37:30 +0800 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:52.0) Gecko/20100101 Thunderbird/52.9.1 MIME-Version: 1.0 In-Reply-To: <20180829004122.GA25928@bogus> Content-Type: text/plain; charset="windows-1252" Content-Language: en-US Content-Transfer-Encoding: 7bit X-Originating-IP: [10.18.16.3] X-ClientProxiedBy: mail-sh2.amlogic.com (10.18.11.6) To mail-sh2.amlogic.com (10.18.11.6) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 2018/8/29 8:41, Rob Herring wrote: > On Mon, Aug 27, 2018 at 04:55:20PM +0800, Hanjie Lin wrote: >> >> >> On 2018/8/24 16:22, Jerome Brunet wrote: >>> On Fri, 2018-08-24 at 15:36 +0800, Hanjie Lin wrote: >>>> From: Yue Wang >>>> >>>> The Amlogic Meson PCIe host controller is based on the Synopsys DesignWare >>>> PCI core. This patch adds documentation for the DT bindings in Meson PCIe >>>> controller. >>>> >>>> Signed-off-by: Yue Wang >>>> Signed-off-by: Hanjie Lin >>>> --- >>>> .../devicetree/bindings/pci/amlogic,meson-pcie.txt | 63 ++++++++++++++++++++++ >>>> 1 file changed, 63 insertions(+) >>>> create mode 100644 Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt >>>> >>>> diff --git a/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt b/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt >>>> new file mode 100644 >>>> index 0000000..8a831d1 >>>> --- /dev/null >>>> +++ b/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt >>>> @@ -0,0 +1,63 @@ >>>> +Amlogic Meson AXG DWC PCIE SoC controller >>>> + >>>> +Amlogic Meson PCIe host controller is based on the Synopsys DesignWare PCI core. >>>> +It shares common functions with the PCIe DesignWare core driver and >>>> +inherits common properties defined in >>>> +Documentation/devicetree/bindings/pci/designware-pci.txt. >>>> + >>>> +Additional properties are described here: >>>> + >>>> +Required properties: >>>> +- compatible: >>>> + should contain "amlogic,axg-pcie" to identify the core. >>>> +- reg: >>>> + Should contain the configuration address space. >>>> +- reg-names: Must be >>>> + - "elbi" External local bus interface registers >>>> + - "cfg" Meson specific registers >>>> + - "config" PCIe configuration space >>>> +- reset-gpios: The GPIO to generate PCIe PERST# assert and deassert signal. >>>> +- clocks: Must contain an entry for each entry in clock-names. >>>> +- clock-names: Must include the following entries: >>>> + - "pclk" PCIe GEN 100M PLL clock >>>> + - "port" PCIe_x(A or B) RC clock gate >>>> + - "general" PCIe Phy clock >>>> + - "mipi" PCIe_x(A or B) 100M ref clock gate >>>> +- resets: phandle to the reset lines. >>>> +- reset-names: must contain "phy" and "peripheral" >>>> + - "port" Port A or B reset >>>> + - "apb" APB reset >>> >>> The above description is not coherent (phy <=> port) >>> >> >> Yes, this should be port and apb here. >> We'll integrate phy driver into ctrl driver, and move phy reset to here also. > > Why? That's the wrong thing to do if they are separate h/w blocks. You > can do whatever you like in the drivers, but the DT should reflect the > h/w. > > Rob > > . > We have the dedicated phy driver which only process reset job, and we consider that it's too overkill to do just these things . So we will integrate phy reset job into the controller driver int the next version. thanks.