Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp391675imm; Thu, 30 Aug 2018 01:14:25 -0700 (PDT) X-Google-Smtp-Source: ANB0VdZO1sW1K1sUyNNYzpG+KLTmy2b+RMg1kTJMHSab85ZqNZBxgrodzBY0GzZf6IqsPv+MGESS X-Received: by 2002:a63:740f:: with SMTP id p15-v6mr8892725pgc.395.1535616865508; Thu, 30 Aug 2018 01:14:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1535616865; cv=none; d=google.com; s=arc-20160816; b=zqzPt+/GaC4T7X6rQudjiNUCDvbzKX5t/eBjEJKxxjBK3hlOTdRWIeCfafttlzOx4t TgELmk5nQsllbeqRarOefg0PFvkQkDGq+zJNVvs6XOojsV+tjvYZkbJIvRjO3GAuwhm5 LahLIqH6j0W2QqwNEgtuNetTgR+3K3Ky+iVdDOCE3XZyLfLqWfhwfAN82we4JxdoldsY giFtns3DSHyP87rsLHbzpYAQaQFudB06x1KRNMN5gTWJfhHs49LSlwFCeOINquJPTrs0 Z9+lTpc9Ghxzv0MQQ+YjU80fmfSHABntEr28JWx4wPr6p7Xu1Iqr35jf5h+64q5ug8v2 CsvQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=XO+uPYapqXeRdqzQ1y8oQwuIQVb28FFaE5HI4RHpL24=; b=xx/73fE5DcmfHLThCnost6NFoByFvBbbjCctYihHxGYlwg7zrm4CDHXVKbiJY1sjIF ipS2nasqmkUFjnaLNRmPBKQhHT9yt45PMGZDj+wyMhOJrp4RuqBLCDNq3iErwWQl6/QL grpZ+9X83H8vEkP985B7mtY665OTFlhr/zFIdadKiL+CUSaByqANqD06ogZM0unsjIGB xYCCFoVvj8QCdShUDPkpURFcVu73vmj7ZpNPzFEIt0r9d/PwTC86I7rvtxs32v1B3lCm t3daVUbcTIo1GPggo168PP15FHplSlJCTrDXssMRU7i91ttE0lhqSBQi/bLzPGJqbe5B MGWQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x24-v6si5977379pln.465.2018.08.30.01.14.10; Thu, 30 Aug 2018 01:14:25 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727844AbeH3MN7 (ORCPT + 99 others); Thu, 30 Aug 2018 08:13:59 -0400 Received: from mail-sh2.amlogic.com ([58.32.228.45]:7417 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727238AbeH3MN6 (ORCPT ); Thu, 30 Aug 2018 08:13:58 -0400 Received: from droid10.amlogic.com (10.18.11.213) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server id 15.0.1320.4; Thu, 30 Aug 2018 16:13:25 +0800 From: Hanjie Lin To: Bjorn Helgaas CC: Yue Wang , Hanjie Lin , Kevin Hilman , Jerome Brunet , Rob Herring , , , , , Yixun Lan , Liang Yang , Jianxin Pan , Qiufang Dai , Jian Hu , Subject: [PATCH v3 1/2] dt-bindings: PCI: meson: add DT bindings for Amlogic Meson PCIe controller Date: Thu, 30 Aug 2018 16:13:48 +0800 Message-ID: <1535616829-167936-2-git-send-email-hanjie.lin@amlogic.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1535616829-167936-1-git-send-email-hanjie.lin@amlogic.com> References: <1535616829-167936-1-git-send-email-hanjie.lin@amlogic.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.18.11.213] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Yue Wang The Amlogic Meson PCIe host controller is based on the Synopsys DesignWare PCI core. This patch adds documentation for the DT bindings in Meson PCIe controller. Signed-off-by: Yue Wang Signed-off-by: Hanjie Lin --- .../devicetree/bindings/pci/amlogic,meson-pcie.txt | 70 ++++++++++++++++++++++ 1 file changed, 70 insertions(+) create mode 100644 Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt diff --git a/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt b/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt new file mode 100644 index 0000000..12b18f8 --- /dev/null +++ b/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt @@ -0,0 +1,70 @@ +Amlogic Meson AXG DWC PCIE SoC controller + +Amlogic Meson PCIe host controller is based on the Synopsys DesignWare PCI core. +It shares common functions with the PCIe DesignWare core driver and +inherits common properties defined in +Documentation/devicetree/bindings/pci/designware-pci.txt. + +Additional properties are described here: + +Required properties: +- compatible: + should contain "amlogic,axg-pcie" to identify the core. +- reg: + should contain the configuration address space. +- reg-names: Must be + - "elbi" External local bus interface registers + - "cfg" Meson specific registers + - "phy" Meson PCIE PHY registers + - "config" PCIe configuration space +- reset-gpios: The GPIO to generate PCIe PERST# assert and deassert signal. +- clocks: Must contain an entry for each entry in clock-names. +- clock-names: Must include the following entries: + - "pclk" PCIe GEN 100M PLL clock + - "port" PCIe_x(A or B) RC clock gate + - "general" PCIe Phy clock + - "mipi" PCIe_x(A or B) 100M ref clock gate +- resets: phandle to the reset lines. +- reset-names: must contain "phy" "port" and "apb" + - "phy" Share PHY reset + - "port" Port A or B reset + - "apb" Share APB reset +- device_type: + should be "pci". As specified in designware-pcie.txt + + +Example configuration: + + pcie: pcie@f9800000 { + compatible = "amlogic,axg-pcie", "snps,dw-pcie"; + reg = <0x0 0xf9800000 0x0 0x400000 + 0x0 0xff646000 0x0 0x2000 + 0x0 0xff644000 0x0 0x2000 + 0x0 0xf9f00000 0x0 0x100000>; + reg-names = "elbi", "cfg", "phy", "config"; + reset-gpios = <&gpio GPIOX_19 GPIO_ACTIVE_HIGH>; + interrupts = ; + #interrupt-cells = <1>; + interrupt-map-mask = <0 0 0 0>; + interrupt-map = <0 0 0 0 &gic GIC_SPI 179 IRQ_TYPE_EDGE_RISING>; + bus-range = <0x0 0xff>; + #address-cells = <3>; + #size-cells = <2>; + device_type = "pci"; + ranges = <0x82000000 0 0 0x0 0xf9c00000 0 0x00300000>; + + clocks = <&clkc CLKID_USB + &clkc CLKID_MIPI_ENABLE + &clkc CLKID_PCIE_A + &clkc CLKID_PCIE_CML_EN0>; + clock-names = "general", + "mipi", + "pclk", + "port"; + resets = <&reset RESET_PCIE_PHY>, + <&reset RESET_PCIE_A>, + <&reset RESET_PCIE_APB>; + reset-names = "phy", + "port", + "apb"; + }; -- 2.7.4