Received: by 2002:ac0:a5a6:0:0:0:0:0 with SMTP id m35-v6csp56679imm; Thu, 30 Aug 2018 08:12:35 -0700 (PDT) X-Google-Smtp-Source: ANB0Vda/QNI0q/SCoKkX8Nfs19SiKCE3yvVQAdchOYw/fHS3CS9XVN4NOAUlrKuJFVKktSlJ28mz X-Received: by 2002:a17:902:5a87:: with SMTP id r7-v6mr10579006pli.247.1535641955224; Thu, 30 Aug 2018 08:12:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1535641955; cv=none; d=google.com; s=arc-20160816; b=twe3xsAcaBla0ksYRsdxKG5c6BBpVLSXVD+9hQeDmIqdB/mG6VhqkYDjDQrqSj4MXg gG+zoQAqT52GzCjWAMOzG595ZuBgwl33U39jXAFimBX13QeXMB4ge0IC8rZ8H9/9+RFF iveYqgX2Rf7HIdvVzE8HXZtPDiLCp529yW40BfxWB6byJesK/eikrdgA4pdzuxphkN2p e9tMEJfT1RGS+cnwBy5PxTScU/W9oKT7vDOlXw0P/f+mOnxLqxggz1ym5jun1azuNp6x GKuocnD23fiWjLVTJmc0gmm0BtUYByO1U9gZnBFhW1eb1132nKSARKVIQE3sLKKP0Gsu istg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=MnJlfMXm4nBcSY2LmJ+C/uYMtKCLGu4ldXB76A+WwbM=; b=Au84ok90Lc3OEEzVmREJgTWPl7xYEGaolncULCfVDb0UvbQkgWRIfWokE0fjyLMjEM mTHrDs1kIOipbZiTEkSz8g0KYla4jdmY8pkOVT8XRQSi7mnhsbiPCTxWqH0PFL3UKcKc Vo3nz7gX0k9EF4ZoVgEwZHhe/PZQR2HOrDb/5O4P5LjHCRJTEZmiHuUQWL0CDAOhyl5z ymn/TSqZpxAY3CaU4qDN3gnn7pCGOKBY6ALATkdc0Ynmnsn+NdwiyTWP/+I7RYORX2pu Dk8gTvw/Fv3eBqMdBK3M1YHd0Q5nZraikjgGYmBqIlNGOFrvmEi2P6rRJLvCltrOvBuQ H9kQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q132-v6si7412667pfc.159.2018.08.30.08.12.20; Thu, 30 Aug 2018 08:12:35 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729612AbeH3TKG (ORCPT + 99 others); Thu, 30 Aug 2018 15:10:06 -0400 Received: from hqemgate14.nvidia.com ([216.228.121.143]:13481 "EHLO hqemgate14.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728550AbeH3TKF (ORCPT ); Thu, 30 Aug 2018 15:10:05 -0400 Received: from hqpgpgate102.nvidia.com (Not Verified[216.228.121.13]) by hqemgate14.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Thu, 30 Aug 2018 08:07:27 -0700 Received: from HQMAIL105.nvidia.com ([172.20.161.6]) by hqpgpgate102.nvidia.com (PGP Universal service); Thu, 30 Aug 2018 08:07:29 -0700 X-PGP-Universal: processed; by hqpgpgate102.nvidia.com on Thu, 30 Aug 2018 08:07:29 -0700 Received: from HQMAIL108.nvidia.com (172.18.146.13) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Thu, 30 Aug 2018 15:07:29 +0000 Received: from hqnvemgw01.nvidia.com (172.20.150.20) by HQMAIL108.nvidia.com (172.18.146.13) with Microsoft SMTP Server (TLS) id 15.0.1395.4 via Frontend Transport; Thu, 30 Aug 2018 15:07:28 +0000 Received: from dhcp-10-21-25-168.Nvidia.com (Not Verified[10.21.25.201]) by hqnvemgw01.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Thu, 30 Aug 2018 08:07:28 -0700 From: Aapo Vienamo To: Rob Herring , Mark Rutland , Thierry Reding , Jonathan Hunter , Ulf Hansson , Adrian Hunter , Mikko Perttunen , Stefan Agner CC: , , , , Aapo Vienamo Subject: [PATCH v3 14/38] mmc: tegra: Power on the calibration pad Date: Thu, 30 Aug 2018 18:06:15 +0300 Message-ID: <20180830150639.21048-15-avienamo@nvidia.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20180830150639.21048-1-avienamo@nvidia.com> References: <20180830150639.21048-1-avienamo@nvidia.com> MIME-Version: 1.0 Content-Type: text/plain Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Automatic pad drive strength calibration is performed on a separate pad identical to the ones used for driving the actual bus. Power on the calibration pad during the calibration procedure and power it off afterwards to save power. Signed-off-by: Aapo Vienamo Reviewed-by: Mikko Perttunen Acked-by: Thierry Reding --- drivers/mmc/host/sdhci-tegra.c | 26 ++++++++++++++++++++++++++ 1 file changed, 26 insertions(+) diff --git a/drivers/mmc/host/sdhci-tegra.c b/drivers/mmc/host/sdhci-tegra.c index 01a21e0af6d7..e63cd6b2fc9f 100644 --- a/drivers/mmc/host/sdhci-tegra.c +++ b/drivers/mmc/host/sdhci-tegra.c @@ -54,6 +54,7 @@ #define SDHCI_TEGRA_SDMEM_COMP_PADCTRL 0x1e0 #define SDHCI_TEGRA_SDMEM_COMP_PADCTRL_VREF_SEL_MASK 0x0000000f #define SDHCI_TEGRA_SDMEM_COMP_PADCTRL_VREF_SEL_VAL 0x7 +#define SDHCI_TEGRA_SDMEM_COMP_PADCTRL_E_INPUT_E_PWRD BIT(31) #define SDHCI_TEGRA_AUTO_CAL_STATUS 0x1ec #define SDHCI_TEGRA_AUTO_CAL_ACTIVE BIT(31) @@ -238,11 +239,34 @@ static void tegra_sdhci_reset(struct sdhci_host *host, u8 mask) tegra_host->ddr_signaling = false; } +static void tegra_sdhci_configure_cal_pad(struct sdhci_host *host, bool enable) +{ + u32 val; + + /* + * Enable or disable the additional I/O pad used by the drive strength + * calibration process. + */ + val = sdhci_readl(host, SDHCI_TEGRA_SDMEM_COMP_PADCTRL); + + if (enable) + val |= SDHCI_TEGRA_SDMEM_COMP_PADCTRL_E_INPUT_E_PWRD; + else + val &= ~SDHCI_TEGRA_SDMEM_COMP_PADCTRL_E_INPUT_E_PWRD; + + sdhci_writel(host, val, SDHCI_TEGRA_SDMEM_COMP_PADCTRL); + + if (enable) + usleep_range(1, 2); +} + static void tegra_sdhci_pad_autocalib(struct sdhci_host *host) { u32 reg; int ret; + tegra_sdhci_configure_cal_pad(host, true); + reg = sdhci_readl(host, SDHCI_TEGRA_AUTO_CAL_CONFIG); reg |= SDHCI_AUTO_CAL_ENABLE | SDHCI_AUTO_CAL_START; sdhci_writel(host, reg, SDHCI_TEGRA_AUTO_CAL_CONFIG); @@ -253,6 +277,8 @@ static void tegra_sdhci_pad_autocalib(struct sdhci_host *host) reg, !(reg & SDHCI_TEGRA_AUTO_CAL_ACTIVE), 1000, 10000); + tegra_sdhci_configure_cal_pad(host, false); + if (ret) dev_err(mmc_dev(host->mmc), "Pad autocal timed out\n"); } -- 2.18.0